Zenode.ai Logo
Beta
14-TSSOP
Integrated Circuits (ICs)

SN74AHCT126QPWREP

Active
Texas Instruments

ENHANCED PRODUCT 4-CH, 4.5-V TO 5.5-V BUFFERS WITH TTL-COMPATIBLE CMOS INPUTS AND 3-STATE OUTPUTS

Deep-Dive with AI

Search across all available documentation for this part.

14-TSSOP
Integrated Circuits (ICs)

SN74AHCT126QPWREP

Active
Texas Instruments

ENHANCED PRODUCT 4-CH, 4.5-V TO 5.5-V BUFFERS WITH TTL-COMPATIBLE CMOS INPUTS AND 3-STATE OUTPUTS

Technical Specifications

Parameters and characteristics for this part

SpecificationSN74AHCT126QPWREP
Current - Output High, Low [custom]8 mA
Current - Output High, Low [custom]8 mA
Logic TypeBuffer, Non-Inverting
Mounting TypeSurface Mount
Number of Bits per Element1
Number of Elements4
Operating Temperature [Max]125 °C
Operating Temperature [Min]-40 °C
Output Type3-State
Package / Case14-TSSOP
Package / Case [custom]0.173 "
Package / Case [custom]4.4 mm
Supplier Device Package14-TSSOP
Voltage - Supply [Max]5.5 V
Voltage - Supply [Min]4.5 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 1.99
10$ 1.79
25$ 1.69
100$ 1.44
250$ 1.35
500$ 1.18
1000$ 0.98
Digi-Reel® 1$ 1.99
10$ 1.79
25$ 1.69
100$ 1.44
250$ 1.35
500$ 1.18
1000$ 0.98
Tape & Reel (TR) 2000$ 0.91
6000$ 0.88
10000$ 0.84
Texas InstrumentsLARGE T&R 1$ 1.72
100$ 1.42
250$ 1.02
1000$ 0.77

Description

General part information

SN74AHCT126-Q1 Series

The SN74AHCT126-Q1 device is a quadruple bus buffer gate featuring independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is low. When OE is high, the respective gate passes the data from the A input to its Y output.

To ensure the high-impedance state during power up or power down, OE should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the current-sourcing capability of the driver.

The SN74AHCT126-Q1 device is a quadruple bus buffer gate featuring independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is low. When OE is high, the respective gate passes the data from the A input to its Y output.