
SN74HCT74DBR
ActiveDUAL D-TYPE POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET
Deep-Dive with AI
Search across all available documentation for this part.

SN74HCT74DBR
ActiveDUAL D-TYPE POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET
Technical Specifications
Parameters and characteristics for this part
| Specification | SN74HCT74DBR |
|---|---|
| Clock Frequency | 46 MHz |
| Current - Output High, Low [custom] | 4 mA |
| Current - Output High, Low [custom] | 4 mA |
| Current - Quiescent (Iq) | 4 çA |
| Function | Reset, Set(Preset) |
| Input Capacitance | 3 pF |
| Max Propagation Delay @ V, Max CL | 25 ns |
| Mounting Type | Surface Mount |
| Number of Bits per Element | 1 |
| Number of Elements | 2 |
| Operating Temperature [Max] | 85 °C |
| Operating Temperature [Min] | -40 °C |
| Output Type | Complementary |
| Package / Case | 5.3 mm |
| Package / Case | 14-SSOP |
| Package / Case | 0.209 " |
| Supplier Device Package | 14-SSOP |
| Trigger Type | Positive Edge |
| Type | D-Type |
| Voltage - Supply [Max] | 5.5 V |
| Voltage - Supply [Min] | 4.5 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
| Distributor | Package | Quantity | $ | |
|---|---|---|---|---|
| Digikey | Cut Tape (CT) | 1 | $ 0.51 | |
| 10 | $ 0.41 | |||
| 25 | $ 0.38 | |||
| 100 | $ 0.28 | |||
| 250 | $ 0.25 | |||
| 500 | $ 0.21 | |||
| 1000 | $ 0.16 | |||
| Digi-Reel® | 1 | $ 0.51 | ||
| 10 | $ 0.41 | |||
| 25 | $ 0.38 | |||
| 100 | $ 0.28 | |||
| 250 | $ 0.25 | |||
| 500 | $ 0.21 | |||
| 1000 | $ 0.16 | |||
| Tape & Reel (TR) | 2000 | $ 0.17 | ||
| 4000 | $ 0.15 | |||
| 6000 | $ 0.14 | |||
| 10000 | $ 0.14 | |||
| 14000 | $ 0.13 | |||
| 20000 | $ 0.13 | |||
| 50000 | $ 0.12 | |||
| Texas Instruments | LARGE T&R | 1 | $ 0.30 | |
| 100 | $ 0.21 | |||
| 250 | $ 0.16 | |||
| 1000 | $ 0.11 | |||
Description
General part information
SN74HCT74 Series
The ’HCT74 devices contain two independent D-type positive-edge-triggered flip-flops. A low level at the preset ( PRE) or clear ( CLR) inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE and CLR are inactive (high), data at the data (D) input meeting the setup time requirements are transferred to the outputs on the positive-going edge of the clock (CLK) pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of CLK. Following the hold-time interval, data at the D input may be changed without affecting the levels at the outputs.
The ’HCT74 devices contain two independent D-type positive-edge-triggered flip-flops. A low level at the preset ( PRE) or clear ( CLR) inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE and CLR are inactive (high), data at the data (D) input meeting the setup time requirements are transferred to the outputs on the positive-going edge of the clock (CLK) pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of CLK. Following the hold-time interval, data at the D input may be changed without affecting the levels at the outputs.
Documents
Technical documentation and resources