Zenode.ai Logo
Beta
Texas Instruments-LM5026MT/NOPB PWM and Resonant Controllers Current Mode PWM Controller 3A 590kHz 16-Pin TSSOP Tube
Integrated Circuits (ICs)

SN74LVC138APWRE4

Unknown
Texas Instruments

DECODER/DEMULTIPLEXER SINGLE 3-TO-8 16-PIN TSSOP T/R

Deep-Dive with AI

Search across all available documentation for this part.

Texas Instruments-LM5026MT/NOPB PWM and Resonant Controllers Current Mode PWM Controller 3A 590kHz 16-Pin TSSOP Tube
Integrated Circuits (ICs)

SN74LVC138APWRE4

Unknown
Texas Instruments

DECODER/DEMULTIPLEXER SINGLE 3-TO-8 16-PIN TSSOP T/R

Deep-Dive with AI

Technical Specifications

Parameters and characteristics for this part

SpecificationSN74LVC138APWRE4
Circuit1 x 3:8
Current - Output High, Low24 mA
Independent Circuits1
Mounting TypeSurface Mount
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
Package / Case16-TSSOP
Package / Case [x]0.173 in
Package / Case [y]4.4 mm
Supplier Device Package16-TSSOP
TypeDecoder/Demultiplexer
Voltage - Supply [Max]3.6 V
Voltage - Supply [Min]1.65 V
Voltage Supply SourceSingle Supply

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$

Description

General part information

SN74LVC138A-Q1 Series

The SN74LVC138A 3-line to 8-line decoder/demultiplexer is designed for 2.7-V to 3.6-V VCC operation.

The device is designed for high-performance memory-decoding or data-routing applications requiring very short propagation delay times. In high-performance memory systems, this decoder minimizes the effects of system decoding. When employed with high-speed memories utilizing a fast enable circuit, delay times of this decoder and the enable time of the memory usually are less than the typical access time of the memory. This means that the effective system delay introduced by the decoder is negligible.

The conditions at the binary-select inputs and the three enable inputs select one of eight output lines. Two active-low enable inputs and one active-high enable input reduce the need for external gates or inverters when expanding. A 24-line decoder can be implemented without external inverters, and a 32-line decoder requires only one inverter. An enable input can be used as a data input for demultiplexing applications.

Documents

Technical documentation and resources

No documents available