Zenode.ai Logo
Beta
TSSOP (PW)
Integrated Circuits (ICs)

SN74LVC138APWT

Active
Texas Instruments

DECODER/DEMULTIPLEXER SINGLE 3-TO-8 16-PIN TSSOP T/R

Deep-Dive with AI

Search across all available documentation for this part.

TSSOP (PW)
Integrated Circuits (ICs)

SN74LVC138APWT

Active
Texas Instruments

DECODER/DEMULTIPLEXER SINGLE 3-TO-8 16-PIN TSSOP T/R

Technical Specifications

Parameters and characteristics for this part

SpecificationSN74LVC138APWT
Circuit1 x 3:8
Current - Output High, Low24 mA
Independent Circuits1
Mounting TypeSurface Mount
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
Package / Case16-TSSOP
Package / Case [x]0.173 in
Package / Case [y]4.4 mm
Supplier Device Package16-TSSOP
TypeDecoder/Demultiplexer
Voltage - Supply [Max]3.6 V
Voltage - Supply [Min]1.65 V
Voltage Supply SourceSingle Supply

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
ArrowN/A 250$ 0.43
DigikeyCut Tape (CT) 1$ 1.25
10$ 1.11
25$ 1.06
100$ 0.87
Digi-Reel® 1$ 1.25
10$ 1.11
25$ 1.06
100$ 0.87
Tape & Reel (TR) 250$ 0.81
500$ 0.72
1250$ 0.57
2500$ 0.53
6250$ 0.50
12500$ 0.48
Texas InstrumentsSMALL T&R 1$ 1.07
100$ 0.73
250$ 0.56
1000$ 0.37

Description

General part information

SN74LVC138A-Q1 Series

The SN74LVC138A 3-line to 8-line decoder/demultiplexer is designed for 2.7-V to 3.6-V VCC operation.

The device is designed for high-performance memory-decoding or data-routing applications requiring very short propagation delay times. In high-performance memory systems, this decoder minimizes the effects of system decoding. When employed with high-speed memories utilizing a fast enable circuit, delay times of this decoder and the enable time of the memory usually are less than the typical access time of the memory. This means that the effective system delay introduced by the decoder is negligible.

The conditions at the binary-select inputs and the three enable inputs select one of eight output lines. Two active-low enable inputs and one active-high enable input reduce the need for external gates or inverters when expanding. A 24-line decoder can be implemented without external inverters, and a 32-line decoder requires only one inverter. An enable input can be used as a data input for demultiplexing applications.

Documents

Technical documentation and resources

CMOS Power Consumption and CPD Calculation (Rev. B)

Application note

Standard Linear & Logic for PCs, Servers & Motherboards

More literature

STANDARD LINEAR AND LOGIC FOR DVD/VCD PLAYERS

More literature

Texas Instruments Little Logic Application Report

Application note

Selecting the Right Level Translation Solution (Rev. A)

Application note

Understanding Advanced Bus-Interface Products Design Guide

Application note

Bus-Interface Devices With Output-Damping Resistors Or Reduced-Drive Outputs (Rev. A)

Application note

Use of the CMOS Unbuffered Inverter in Oscillator Circuits

Application note

LOGIC Pocket Data Book (Rev. B)

User guide

Signal Switch Data Book (Rev. A)

User guide

Semiconductor Packing Material Electrostatic Discharge (ESD) Protection

Application note

LVC and LV Low-Voltage CMOS Logic Data Book (Rev. B)

User guide

Migration From 3.3-V To 2.5-V Power Supplies For Logic Devices

Application note

Understanding and Interpreting Standard-Logic Data Sheets (Rev. C)

Application note

Implications of Slow or Floating CMOS Inputs (Rev. E)

Application note

TI IBIS File Creation, Validation, and Distribution Processes

Application note

LVC Characterization Information

Application note

16-Bit Widebus Logic Families in 56-Ball, 0.65-mm Pitch Very Thin Fine-Pitch BGA (Rev. B)

Application note

Live Insertion

Application note

Input and Output Characteristics of Digital Integrated Circuits

Application note

How to Select Little Logic (Rev. A)

Application note

Low-Voltage Logic (LVC) Designer's Guide

Design guide

Little Logic Guide 2018 (Rev. G)

Selection guide

Logic Guide (Rev. AB)

Selection guide

Design Summary for WCSP Little Logic (Rev. B)

Product overview

SN74LVC138A 3-Line to 8-Line Decoders Demultiplexers datasheet (Rev. W)

Data sheet

Power-Up 3-State (PU3S) Circuits in TI Standard Logic Devices

Application note