Zenode.ai Logo
Beta
8-TSSOP, 8-MSOP
Integrated Circuits (ICs)

SN74LVC2G132DCUT

Active
Texas Instruments

2-CH, 2-INPUT, 1.65-V TO 5.5-V NAND GATES WITH SCHMITT-TRIGGER INPUTS

8-TSSOP, 8-MSOP
Integrated Circuits (ICs)

SN74LVC2G132DCUT

Active
Texas Instruments

2-CH, 2-INPUT, 1.65-V TO 5.5-V NAND GATES WITH SCHMITT-TRIGGER INPUTS

Technical Specifications

Parameters and characteristics for this part

SpecificationSN74LVC2G132DCUT
Current - Output High, Low [x]32 mA
Current - Output High, Low [y]32 mA
Current - Quiescent (Max) [Max]10 µA
FeaturesSchmitt Trigger
Input Logic Level - High [Max]3.33 V
Input Logic Level - High [Min]1.16 V
Input Logic Level - Low [Max]1.87 V
Input Logic Level - Low [Min]0.39 V
Logic TypeNAND Gate
Max Propagation Delay @ V, Max CL5 ns
Mounting TypeSurface Mount
Number of Circuits2
Number of Inputs2
Operating Temperature [Max]125 °C
Operating Temperature [Min]-40 °C
Package / Case8-VFSOP
Package / Case [y]2.3 mm
Package / Case [y]0.091 in
Voltage - Supply [Max]5.5 V
Voltage - Supply [Min]1.65 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 1.26
10$ 1.13
25$ 1.07
100$ 0.88
Digi-Reel® 1$ 1.26
10$ 1.13
25$ 1.07
100$ 0.88
Tape & Reel (TR) 250$ 0.82
500$ 0.73
1250$ 0.57
2500$ 0.53
6250$ 0.51
12500$ 0.49
Texas InstrumentsSMALL T&R 1$ 0.93
100$ 0.72
250$ 0.53
1000$ 0.38

Description

General part information

SN74LVC2G132 Series

This dual 2-input NAND gate with Schmitt-trigger inputs is designed for 1.65-V to 5.5-V VCCoperation.

The SN74LVC2G132 contains two inverters and performs the Boolean function Y =A ⋅ Bor Y =A+Bin positive logic. The device functions as two independent inverters, but because of Schmitt action, it has different input threshold levels for positive-going (VT+) and negative-going (VT-) signals.

NanoFree™ package technology is a major breakthrough in IC packaging concepts, using the die as the package.

Documents

Technical documentation and resources

Bus-Interface Devices With Output-Damping Resistors Or Reduced-Drive Outputs (Rev. A)

Application note

STANDARD LINEAR AND LOGIC FOR DVD/VCD PLAYERS

More literature

Understanding Advanced Bus-Interface Products Design Guide

Application note

Logic Guide (Rev. AB)

Selection guide

16-Bit Widebus Logic Families in 56-Ball, 0.65-mm Pitch Very Thin Fine-Pitch BGA (Rev. B)

Application note

How to Select Little Logic (Rev. A)

Application note

Semiconductor Packing Material Electrostatic Discharge (ESD) Protection

Application note

LVC Characterization Information

Application note

Low-Voltage Logic (LVC) Designer's Guide

Design guide

Little Logic Guide 2018 (Rev. G)

Selection guide

Standard Linear & Logic for PCs, Servers & Motherboards

More literature

Design Summary for WCSP Little Logic (Rev. B)

Product overview

CMOS Power Consumption and CPD Calculation (Rev. B)

Application note

Implications of Slow or Floating CMOS Inputs (Rev. E)

Application note

Power-Up 3-State (PU3S) Circuits in TI Standard Logic Devices

Application note

LVC and LV Low-Voltage CMOS Logic Data Book (Rev. B)

User guide

Input and Output Characteristics of Digital Integrated Circuits

Application note

Selecting the Right Level Translation Solution (Rev. A)

Application note

LOGIC Pocket Data Book (Rev. B)

User guide

Understanding and Interpreting Standard-Logic Data Sheets (Rev. C)

Application note

Use of the CMOS Unbuffered Inverter in Oscillator Circuits

Application note

Live Insertion

Application note

Migration From 3.3-V To 2.5-V Power Supplies For Logic Devices

Application note

Signal Switch Data Book (Rev. A)

User guide

Texas Instruments Little Logic Application Report

Application note

Dual 2-Input NAND Gate With Schmitt-Trigger Inputs datasheet (Rev. D)

Data sheet

TI IBIS File Creation, Validation, and Distribution Processes

Application note