T
Texas Instruments
| Series | Category | # Parts | Status | Description |
|---|---|---|---|---|
| Part | Spec A | Spec B | Spec C | Spec D | Description |
|---|---|---|---|---|---|
| Series | Category | # Parts | Status | Description |
|---|---|---|---|---|
| Part | Spec A | Spec B | Spec C | Spec D | Description |
|---|---|---|---|---|---|
| Part | Category | Description |
|---|---|---|
Texas Instruments | Integrated Circuits (ICs) | BUS DRIVER, BCT/FBT SERIES |
Texas Instruments | Integrated Circuits (ICs) | 12BIT 3.3V~3.6V 210MHZ PARALLEL VQFN-48-EP(7X7) ANALOG TO DIGITAL CONVERTERS (ADC) ROHS |
Texas Instruments | Integrated Circuits (ICs) | TMX320DRE311 179PIN UBGA 200MHZ |
Texas Instruments TPS61040DRVTG4Unknown | Integrated Circuits (ICs) | IC LED DRV RGLTR PWM 350MA 6WSON |
Texas Instruments LP3876ET-2.5Obsolete | Integrated Circuits (ICs) | IC REG LINEAR 2.5V 3A TO220-5 |
Texas Instruments LMS1585ACSX-ADJObsolete | Integrated Circuits (ICs) | IC REG LIN POS ADJ 5A DDPAK |
Texas Instruments INA111APG4Obsolete | Integrated Circuits (ICs) | IC INST AMP 1 CIRCUIT 8DIP |
Texas Instruments | Integrated Circuits (ICs) | AUTOMOTIVE, QUAD 36V 1.2MHZ OPERATIONAL AMPLIFIER |
Texas Instruments OPA340NA/3KG4Unknown | Integrated Circuits (ICs) | IC OPAMP GP 1 CIRCUIT SOT23-5 |
Texas Instruments PT5112AObsolete | Power Supplies - Board Mount | DC DC CONVERTER 8V 8W |
| Series | Category | # Parts | Status | Description |
|---|---|---|---|---|
TPS706150-mA, ultra-low-IQ, low-dropout voltage regulator with reverse current protection & enable | Power Management (PMIC) | 17 | Active | The TPS706 series of linear voltage regulators are ultralow, quiescent current devices designed for power-sensitive applications. A precision band-gap and error amplifier provides 2% accuracy over temperature. Quiescent current of only 1 µA makes these devices ideal solutions for battery-powered, always-on systems that require very little idle-state power dissipation. These devices have thermal-shutdown, current-limit, and reverse-current protection for added safety.
These regulators can be put into shutdown mode by pulling the EN pin low. The shutdown current in this mode goes down to 150 nA, typical.
The TPS706 series is available in WSON-6 and SOT-23-5 packages.
The TPS706 series of linear voltage regulators are ultralow, quiescent current devices designed for power-sensitive applications. A precision band-gap and error amplifier provides 2% accuracy over temperature. Quiescent current of only 1 µA makes these devices ideal solutions for battery-powered, always-on systems that require very little idle-state power dissipation. These devices have thermal-shutdown, current-limit, and reverse-current protection for added safety.
These regulators can be put into shutdown mode by pulling the EN pin low. The shutdown current in this mode goes down to 150 nA, typical.
The TPS706 series is available in WSON-6 and SOT-23-5 packages. |
TPS70751-EPEnhanced product, dual-output low-dropout voltage regulator with power-up sequencing | Power Management (PMIC) | 11 | Active | TPS707xx family devices are designed to provide a complete power management solution for the TMS320™ DSP family, processor power, ASIC, FPGA, and digital applications where dual output voltage regulators are required. Easy programmability of the sequencing function makes the TPS707xx family ideal for any TMS320 DSP applications with power sequencing requirements. Differentiated features, such as accuracy, fast transient response, SVS supervisory circuit, manual reset inputs, and an enable function, provide a complete system solution.
The TPS707xx family of voltage regulators offer very low dropout voltage and dual outputs with power-up sequence control, which is designed primarily for DSP applications. These devices have extremely low noise output performance without using any added filter bypass capacitors and are designed to have a fast transient response and be stable with 10µF low ESR capacitors.
These devices have fixed 3.3V/2.5V, 3.3V/1.8V, 3.3V/1.5V, 3.3V/1.2V, and adjustable/adjustable voltage options. Regulator 1 can support up to 250mA, and regulator 2 can support up to 125mA. Separate voltage inputs allow the designer to configure the source power.
Because the PMOS device behaves as a low-value resistor, the dropout voltage is very low (typically 83mV on regulator 1) and is directly proportional to the output current. Additionally, because the PMOS pass element is a voltage-driven device, the quiescent current is very low and independent of output loading (maximum of 230µA over the full range of output current). This LDO family also features a sleep mode; applying a high signal toEN(enable) shuts down both regulators, reducing the input current to 1µA at TJ= +25°C.
The device is enabled when theENpin is connected to a low-level input voltage. The output voltages of the two regulators are sensed at the VSENSE1and VSENSE2pins, respectively.
The input signal at the SEQ pin controls the power-up sequence of the two regulators. When the device is enabled and the SEQ terminal is pulled high or left open, VOUT2turns on first and VOUT1remains off until VOUT2reaches approximately 83% of its regulated output voltage. At that time VOUT1is turned on. If VOUT2is pulled below 83% (for example, an overload condition), VOUT1is turned off. Pulling the SEQ terminal low reverses the power-up order and VOUT1is turned on first. The SEQ pin is connected to an internal pull-up current source.
For each regulator, there is an internal discharge transistor to discharge the output capacitor when the regulator is turned off (disabled).
The PG1 pin reports the voltage conditions at VOUT1, which can be used to implement an SVS for the circuitry supplied by regulator 1.
The TPS707xx features aRESET(SVS, POR, or Power-On Reset).RESEToutput initiates a reset in DSP systems and related digital applications in the event of an undervoltage condition.RESETindicates the status of VOUT2and both manual reset pins (MR1andMR2). When VOUT2reaches 95% of its regulated voltage andMR1andMR2are in the logic high state,RESETgoes to a high impedance state after a 120ms delay.RESETgoes to the logic low state when the VOUT2regulated output voltage is pulled below 95% (for example, an overload condition) of its regulated voltage. To monitor VOUT1, the PG1 output pin can be connected toMR1orMR2.
The device has an undervoltage lockout (UVLO) circuit that prevents the internal regulators from turning on until VIN1reaches 2.5V.
TPS707xx family devices are designed to provide a complete power management solution for the TMS320™ DSP family, processor power, ASIC, FPGA, and digital applications where dual output voltage regulators are required. Easy programmability of the sequencing function makes the TPS707xx family ideal for any TMS320 DSP applications with power sequencing requirements. Differentiated features, such as accuracy, fast transient response, SVS supervisory circuit, manual reset inputs, and an enable function, provide a complete system solution.
The TPS707xx family of voltage regulators offer very low dropout voltage and dual outputs with power-up sequence control, which is designed primarily for DSP applications. These devices have extremely low noise output performance without using any added filter bypass capacitors and are designed to have a fast transient response and be stable with 10µF low ESR capacitors.
These devices have fixed 3.3V/2.5V, 3.3V/1.8V, 3.3V/1.5V, 3.3V/1.2V, and adjustable/adjustable voltage options. Regulator 1 can support up to 250mA, and regulator 2 can support up to 125mA. Separate voltage inputs allow the designer to configure the source power.
Because the PMOS device behaves as a low-value resistor, the dropout voltage is very low (typically 83mV on regulator 1) and is directly proportional to the output current. Additionally, because the PMOS pass element is a voltage-driven device, the quiescent current is very low and independent of output loading (maximum of 230µA over the full range of output current). This LDO family also features a sleep mode; applying a high signal toEN(enable) shuts down both regulators, reducing the input current to 1µA at TJ= +25°C.
The device is enabled when theENpin is connected to a low-level input voltage. The output voltages of the two regulators are sensed at the VSENSE1and VSENSE2pins, respectively.
The input signal at the SEQ pin controls the power-up sequence of the two regulators. When the device is enabled and the SEQ terminal is pulled high or left open, VOUT2turns on first and VOUT1remains off until VOUT2reaches approximately 83% of its regulated output voltage. At that time VOUT1is turned on. If VOUT2is pulled below 83% (for example, an overload condition), VOUT1is turned off. Pulling the SEQ terminal low reverses the power-up order and VOUT1is turned on first. The SEQ pin is connected to an internal pull-up current source.
For each regulator, there is an internal discharge transistor to discharge the output capacitor when the regulator is turned off (disabled).
The PG1 pin reports the voltage conditions at VOUT1, which can be used to implement an SVS for the circuitry supplied by regulator 1.
The TPS707xx features aRESET(SVS, POR, or Power-On Reset).RESEToutput initiates a reset in DSP systems and related digital applications in the event of an undervoltage condition.RESETindicates the status of VOUT2and both manual reset pins (MR1andMR2). When VOUT2reaches 95% of its regulated voltage andMR1andMR2are in the logic high state,RESETgoes to a high impedance state after a 120ms delay.RESETgoes to the logic low state when the VOUT2regulated output voltage is pulled below 95% (for example, an overload condition) of its regulated voltage. To monitor VOUT1, the PG1 output pin can be connected toMR1orMR2.
The device has an undervoltage lockout (UVLO) circuit that prevents the internal regulators from turning on until VIN1reaches 2.5V. |
| Power Management (PMIC) | 3 | Obsolete | ||
TPS70845250-mA, dual-channel low-dropout voltage regulator with power good & independent enable | Voltage Regulators - Linear, Low Drop Out (LDO) Regulators | 5 | Active | The TPS708xx is a low dropout voltage regulator with integrated SVS (RESET, POR, or power on reset) and power good (PG) functions. These devices are capable of supplying 250 mA and 125 mA by regulator 1 and regulator 2 respectively. Quiescent current is typically 190 µA at full load. Differentiated features, such as accuracy, fast transient response, SVS supervisory circuit (power on reset), manual reset input, and independent enable functions provide a complete system solution.
The TPS708xx family of voltage regulators offers very low dropout voltage and dual outputs. These devices have extremely low noise output performance without using any added filter bypass capacitors and are designed to have a fast transient response and be stable with 10-µF low ESR capacitors.
These devices have fixed 3.3-V/2.5-V, 3.3-V/1.8-V, 3.3-V/1.5-V, 3.3-V/1.2-V, and adjustable voltage options. Regulator 1 can support up to 250 mA, and regulator 2 can support up to 125 mA. Separate voltage inputs allow the designer to configure the source power.
Because the PMOS device behaves as a low-value resistor, the dropout voltage is very low (typically 170 mV on regulator 1) and is directly proportional to the output current. Additionally, since the PMOS pass element is a voltage-driven device, the quiescent current is very low and independent of output loading (maximum of 230 µA over the full range of output current and full range of temperature). This LDO family also features a sleep mode; applying a high signal toEN1orEN2(enable) shuts down regulator 1 or regulator 2, respectively. When a high signal is applied to bothEN1andEN2, both regulators enter sleep mode, thereby reducing the input current to 2 µA at TJ= +25°C.
For each regulator, there is an internal discharge transistor to discharge the output capacitor when the regulator is turned off (disabled).
The PG1 pin reports the voltage condition at VOUT1. The PG1 pin can be used to implement a SVS (RESET, POR, or power on reset) for the circuitry supplied by regulator 1. The PG2 pin reports the voltage conditions at VOUT2. The PG2 pin can be used to implement a SVS (power on reset) for the circuitry supplied by regulator 2.
The TPS708xx features aRESET(SVS, POR, or power on reset).RESEToutput initiates a reset in the event of an undervoltage condition.RESETalso indicates the status of the manual reset pin (MR). WhenMRis in the logic high state,RESETgoes to a high impedance state after a 120-ms delay. To monitor VOUT1, the PG1 output pin can be connected toMR. To monitor VOUT2, the PG2 output pin can be connected toMR.
The device has an undervoltage lockout UVLO circuit that prevents the internal regulators from turning on until VIN1reaches 2.5V.
The TPS708xx is a low dropout voltage regulator with integrated SVS (RESET, POR, or power on reset) and power good (PG) functions. These devices are capable of supplying 250 mA and 125 mA by regulator 1 and regulator 2 respectively. Quiescent current is typically 190 µA at full load. Differentiated features, such as accuracy, fast transient response, SVS supervisory circuit (power on reset), manual reset input, and independent enable functions provide a complete system solution.
The TPS708xx family of voltage regulators offers very low dropout voltage and dual outputs. These devices have extremely low noise output performance without using any added filter bypass capacitors and are designed to have a fast transient response and be stable with 10-µF low ESR capacitors.
These devices have fixed 3.3-V/2.5-V, 3.3-V/1.8-V, 3.3-V/1.5-V, 3.3-V/1.2-V, and adjustable voltage options. Regulator 1 can support up to 250 mA, and regulator 2 can support up to 125 mA. Separate voltage inputs allow the designer to configure the source power.
Because the PMOS device behaves as a low-value resistor, the dropout voltage is very low (typically 170 mV on regulator 1) and is directly proportional to the output current. Additionally, since the PMOS pass element is a voltage-driven device, the quiescent current is very low and independent of output loading (maximum of 230 µA over the full range of output current and full range of temperature). This LDO family also features a sleep mode; applying a high signal toEN1orEN2(enable) shuts down regulator 1 or regulator 2, respectively. When a high signal is applied to bothEN1andEN2, both regulators enter sleep mode, thereby reducing the input current to 2 µA at TJ= +25°C.
For each regulator, there is an internal discharge transistor to discharge the output capacitor when the regulator is turned off (disabled).
The PG1 pin reports the voltage condition at VOUT1. The PG1 pin can be used to implement a SVS (RESET, POR, or power on reset) for the circuitry supplied by regulator 1. The PG2 pin reports the voltage conditions at VOUT2. The PG2 pin can be used to implement a SVS (power on reset) for the circuitry supplied by regulator 2.
The TPS708xx features aRESET(SVS, POR, or power on reset).RESEToutput initiates a reset in the event of an undervoltage condition.RESETalso indicates the status of the manual reset pin (MR). WhenMRis in the logic high state,RESETgoes to a high impedance state after a 120-ms delay. To monitor VOUT1, the PG1 output pin can be connected toMR. To monitor VOUT2, the PG2 output pin can be connected toMR.
The device has an undervoltage lockout UVLO circuit that prevents the internal regulators from turning on until VIN1reaches 2.5V. |
TPS709-Q1Automotive 150-mA, 30-V, ultra-low-IQ, low-dropout voltage regulator with reverse current protection | Integrated Circuits (ICs) | 21 | Active | The TPS709-Q1 series of linear regulators are ultralow, quiescent current devices designed for power-sensitive applications. A precision band-gap and error amplifier provides 2% accuracy over temperature. Quiescent current of only 1 µA makes these devices ideal solutions for battery-powered, always-on systems that require very little idle-state power dissipation. These devices have thermal-shutdown, current-limit, and reverse-current protections for added safety.
These regulators can be put into shutdown mode by pulling the EN pin low. The shutdown current in this mode goes down to 150 nA, typical.
The TPS709-Q1 series is available in WSON-6 and SOT-23-5 packages.
The TPS709-Q1 series of linear regulators are ultralow, quiescent current devices designed for power-sensitive applications. A precision band-gap and error amplifier provides 2% accuracy over temperature. Quiescent current of only 1 µA makes these devices ideal solutions for battery-powered, always-on systems that require very little idle-state power dissipation. These devices have thermal-shutdown, current-limit, and reverse-current protections for added safety.
These regulators can be put into shutdown mode by pulling the EN pin low. The shutdown current in this mode goes down to 150 nA, typical.
The TPS709-Q1 series is available in WSON-6 and SOT-23-5 packages. |
TPS709135150-mA, 30-V, ultra-low-IQ, low-dropout voltage regulator with reverse current protection and enable | Integrated Circuits (ICs) | 14 | Active | The TPS709-Q1 series of linear regulators are ultralow, quiescent current devices designed for power-sensitive applications. A precision band-gap and error amplifier provides 2% accuracy over temperature. Quiescent current of only 1 µA makes these devices ideal solutions for battery-powered, always-on systems that require very little idle-state power dissipation. These devices have thermal-shutdown, current-limit, and reverse-current protections for added safety.
These regulators can be put into shutdown mode by pulling the EN pin low. The shutdown current in this mode goes down to 150 nA, typical.
The TPS709-Q1 series is available in WSON-6 and SOT-23-5 packages.
The TPS709-Q1 series of linear regulators are ultralow, quiescent current devices designed for power-sensitive applications. A precision band-gap and error amplifier provides 2% accuracy over temperature. Quiescent current of only 1 µA makes these devices ideal solutions for battery-powered, always-on systems that require very little idle-state power dissipation. These devices have thermal-shutdown, current-limit, and reverse-current protections for added safety.
These regulators can be put into shutdown mode by pulling the EN pin low. The shutdown current in this mode goes down to 150 nA, typical.
The TPS709-Q1 series is available in WSON-6 and SOT-23-5 packages. |
| Voltage Regulators - Linear, Low Drop Out (LDO) Regulators | 1 | Active | ||
| Power Management (PMIC) | 1 | Active | ||
| Integrated Circuits (ICs) | 4 | Active | ||
| Integrated Circuits (ICs) | 6 | Active | ||