Zenode.ai Logo
Beta
LCCC (FK)
Integrated Circuits (ICs)

JM38510/65802B2A

Active
Texas Instruments

3-LINE TO 8-LINE DECODERS/DEMULTIPLEXERS

Deep-Dive with AI

Search across all available documentation for this part.

LCCC (FK)
Integrated Circuits (ICs)

JM38510/65802B2A

Active
Texas Instruments

3-LINE TO 8-LINE DECODERS/DEMULTIPLEXERS

Technical Specifications

Parameters and characteristics for this part

SpecificationJM38510/65802B2A
Circuit1 x 3:8
Current - Output High, Low [custom]5.2 mA
Current - Output High, Low [custom]5.2 mA
Independent Circuits1
Mounting TypeSurface Mount
Operating Temperature [Max]125 °C
Operating Temperature [Min]-55 °C
Package / Case20-CLCC
Supplier Device Package20-LCCC (8.89x8.89)
TypeDecoder/Demultiplexer
Voltage - Supply [Max]6 V
Voltage - Supply [Min]2 V
Voltage Supply SourceSingle Supply

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
Texas InstrumentsTUBE 1$ 48.01
100$ 41.93
250$ 32.33
1000$ 28.92

Description

General part information

SN54HC138 Series

The SNx4HC138 devices are designed to be used in high-performance memory-decoding or data-routing applications requiring very short propagation delay times. In high-performance memory systems, these decoders can be used to minimize the effects of system decoding. When employed with high-speed memories using a fast enable circuit, the delay times of these decoders and the enable time of the memory are usually less than the typical access time of the memory. This means that the effective system delay introduced by the decoders is negligible.

The SNx4HC138 devices are designed to be used in high-performance memory-decoding or data-routing applications requiring very short propagation delay times. In high-performance memory systems, these decoders can be used to minimize the effects of system decoding. When employed with high-speed memories using a fast enable circuit, the delay times of these decoders and the enable time of the memory are usually less than the typical access time of the memory. This means that the effective system delay introduced by the decoders is negligible.