Zenode.ai Logo
Beta
532-FCBGA-GLZ
Integrated Circuits (ICs)

TMS32C6414DGLZ7E3

Obsolete
Texas Instruments

IC FIXED-POINT DSP 532-FCBGA

Deep-Dive with AI

Search across all available documentation for this part.

DocumentsDatasheet
532-FCBGA-GLZ
Integrated Circuits (ICs)

TMS32C6414DGLZ7E3

Obsolete
Texas Instruments

IC FIXED-POINT DSP 532-FCBGA

Deep-Dive with AI

DocumentsDatasheet

Technical Specifications

Parameters and characteristics for this part

SpecificationTMS32C6414DGLZ7E3
Clock Rate720 MHz
InterfaceMcBSP, Host Interface
Mounting TypeSurface Mount
Non-Volatile MemoryExternal
On-Chip RAM1.03 MB
Operating Temperature [Max]90 °C
Operating Temperature [Min]0 °C
Package / CaseFCBGA, 532-BFBGA
Supplier Device Package532-FCBGA (23x23)
TypeFixed Point
Voltage - Core1.4 V
Voltage - I/O3.3 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$

Description

General part information

TMS320C6202B Series

This device is a member of TI's C5000 fixed-point Digital Signal Processor (DSP) product family and is designed for low active and standby power consumption.

The device is based on the TMS320C55x DSP generation CPU processor core. The C55x DSP architecture achieves high performance and low power through increased parallelism and total focus on power savings. The CPU supports an internal bus structure that is composed of one program bus, one 32-bit data read bus and two 16-bit data read buses, two 16-bit data write buses, and additional buses dedicated to peripheral and DMA activity. These buses provide the ability to perform up to four 16-bit data reads and two 16-bit data writes in a single cycle. The device also includes four DMA controllers, each with 4 channels, providing data movement for 16 independent channel contexts without CPU intervention. Each DMA controller can perform one 32-bit data transfer per cycle, in parallel and independent of the CPU activity.

The C55x CPU provides two multiply-accumulate (MAC) units, each capable of 17-bit x 17-bit multiplication and a 32-bit add in a single cycle. A central 40-bit arithmetic and logic unit (ALU) is supported by an additional 16-bit ALU. Use of the ALUs is under instruction set control, providing the ability to optimize parallel activity and power consumption. These resources are managed in the Address Unit (AU) and Data Unit (DU) of the C55x CPU.

Documents

Technical documentation and resources