Zenode.ai Logo
Beta
8-QFM
Crystals, Oscillators, Resonators

LMK61E0M-SIAT

Active
Texas Instruments

LVCMOS ULTRA-LOW JITTER PROGRAMMABLE OSCILLATOR WITH INTERNAL EEPROM

8-QFM
Crystals, Oscillators, Resonators

LMK61E0M-SIAT

Active
Texas Instruments

LVCMOS ULTRA-LOW JITTER PROGRAMMABLE OSCILLATOR WITH INTERNAL EEPROM

Technical Specifications

Parameters and characteristics for this part

SpecificationLMK61E0M-SIAT
Available Frequency Range [Max]200 MHz
Available Frequency Range [Min]50 MHz
Base ResonatorSilicon
Current - Supply (Disable) (Max) [Max]120 mA
Current - Supply (Max) [Max]180 mA
Frequency Stability (Total)25 ppm
FunctionEnable/Disable
Height - Seated (Max) [Max] [z]1.15 mm
Height - Seated (Max) [Max] [z]0.045 in
Mounting TypeSurface Mount
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
OutputLVCMOS
Package / Case8-SMD Module
Programmable TypeFactory-Configured
Size / Dimension [x]7 mm
Size / Dimension [x]0.276 "
Size / Dimension [y]5 mm
Size / Dimension [y]0.197 "
TypeXO (Standard)
Voltage - Supply3.3 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 65.32
10$ 58.45
50$ 44.69
100$ 41.26
Digi-Reel® 1$ 65.32
10$ 58.45
50$ 44.69
100$ 41.26
Tape & Reel (TR) 250$ 20.67
500$ 18.87
Texas InstrumentsSMALL T&R 1$ 22.60
100$ 19.74
250$ 15.22
1000$ 13.62

Description

General part information

LMK61E0-050M Series

The LMK61E0 family of ultra-low jitter PLLatinumTMprogrammable oscillators use fractional-N frequency synthesizers with integrated VCOs to generate commonly used reference clocks. The LMK61E0M supports 3.3-V LVCMOS outputs. The device features self start-up from on-chip EEPROM to generate a factory programmed default output frequency, or the device registers and EEPROM settings are fully programmable in-system through I2C serial interface. The device provides fine and coarse frequency margining control through I2C serial interface, making it a digitally-controlled oscillator (DCXO).

The PLL feedback divider can be updated to adjust the output frequency without spikes or glitches in steps of <1ppb using a PFD of 12.5 MHz (R divider=4, doubler disabled) for compatibility with xDSL requirements, or in steps of <5.2 ppb using a PFD of 100 MHz (R divider=1, doubler enabled) for compatibility with broadcast video requirements. The frequency margining features also facilitate system design verification tests (DVT), such as standards compliance and system timing margin testing.

The LMK61E0 family of ultra-low jitter PLLatinumTMprogrammable oscillators use fractional-N frequency synthesizers with integrated VCOs to generate commonly used reference clocks. The LMK61E0M supports 3.3-V LVCMOS outputs. The device features self start-up from on-chip EEPROM to generate a factory programmed default output frequency, or the device registers and EEPROM settings are fully programmable in-system through I2C serial interface. The device provides fine and coarse frequency margining control through I2C serial interface, making it a digitally-controlled oscillator (DCXO).