Zenode.ai Logo
Beta
16-TSSOP
Integrated Circuits (ICs)

MC74HC390ADTR2G

Active
ON Semiconductor

COUNTER, BINARY RIPPLE, DIVIDE BY 2, DIVIDE BY 5, 74HC, 50 MHZ, MAX COUNT 15, 2 V TO 6 V, 16 PINS, T… MORE

Deep-Dive with AI

Search across all available documentation for this part.

16-TSSOP
Integrated Circuits (ICs)

MC74HC390ADTR2G

Active
ON Semiconductor

COUNTER, BINARY RIPPLE, DIVIDE BY 2, DIVIDE BY 5, 74HC, 50 MHZ, MAX COUNT 15, 2 V TO 6 V, 16 PINS, T… MORE

Technical Specifications

Parameters and characteristics for this part

SpecificationMC74HC390ADTR2G
Count Rate50 MHz
Logic TypeCounter, Decade
Mounting TypeSurface Mount
Number of Bits per Element4
Number of Elements2
Operating Temperature [Max]125 °C
Operating Temperature [Min]-55 °C
Package / Case16-TSSOP
Package / Case [x]0.173 in
Package / Case [y]4.4 mm
ResetAsynchronous
Supplier Device Package16-TSSOP
Trigger TypeNegative Edge
Voltage - Supply [Max]6 V
Voltage - Supply [Min]2 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 0.61
10$ 0.52
25$ 0.49
100$ 0.36
250$ 0.31
500$ 0.29
1000$ 0.21
Digi-Reel® 1$ 0.61
10$ 0.52
25$ 0.49
100$ 0.36
250$ 0.31
500$ 0.29
1000$ 0.21
Tape & Reel (TR) 2500$ 0.16
NewarkEach (Supplied on Full Reel) 1$ 0.22
3000$ 0.21
6000$ 0.20
12000$ 0.18
18000$ 0.17
30000$ 0.17
ON SemiconductorN/A 1$ 0.17

Description

General part information

MC74HC390A Series

High-Performance Silicon-Gate CMOSThe MC74HC390A is identical in pinout to the LS390. The device inputs are compatible with standard CMOS outputs; with pullup resistors,they are compatible with LSTTL outputs.This device consists of two independent 4-bit counters, each composed of a divide-by-two and a divide-by-five section. The divide-by-two and divide-by-five counters have separate clock inputs, and can be cascaded to implement various combinations of divide-by-2 and/or divide-by-5 up to a divide-by-100 counter.Flip-flops internal to the counters are triggered by high-to-low transitions of the clock input. A separate, asynchronous reset is provided for each 4-bitcounter. State changes of the Q outputs do not occur simultaneously because of internal ripple delays. Therefore, decoded output signals are subject to decoding spikes and should not be used as clocks or strobes except when gated with the Clock of the HC390A.