Zenode.ai Logo
Beta
SSOP (DB)
Integrated Circuits (ICs)

SN74LS374DBR

Active
Texas Instruments

OCTAL D-TYPE EDGE TRIGGERED FLIP-FLOPS WITH 3-STATE OUTPUTS

Deep-Dive with AI

Search across all available documentation for this part.

SSOP (DB)
Integrated Circuits (ICs)

SN74LS374DBR

Active
Texas Instruments

OCTAL D-TYPE EDGE TRIGGERED FLIP-FLOPS WITH 3-STATE OUTPUTS

Technical Specifications

Parameters and characteristics for this part

SpecificationSN74LS374DBR
Clock Frequency50 MHz
Current - Output High, Low [custom]24 mA
Current - Output High, Low [custom]2.6 mA
Current - Quiescent (Iq)40 mA
FunctionStandard
Max Propagation Delay @ V, Max CL28 ns
Mounting TypeSurface Mount
Number of Bits per Element8
Number of Elements1
Operating Temperature [Max]70 °C
Operating Temperature [Min]0 °C
Output TypeTri-State, Non-Inverted
Package / Case20-SSOP
Supplier Device Package20-SSOP
Trigger TypePositive Edge
TypeD-Type
Voltage - Supply [Max]5.25 V
Voltage - Supply [Min]4.75 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 1.33
10$ 1.19
25$ 1.13
100$ 0.93
250$ 0.87
500$ 0.77
1000$ 0.61
Digi-Reel® 1$ 1.33
10$ 1.19
25$ 1.13
100$ 0.93
250$ 0.87
500$ 0.77
1000$ 0.61
Tape & Reel (TR) 2000$ 0.57
6000$ 0.54
10000$ 0.52
Texas InstrumentsLARGE T&R 1$ 1.06
100$ 0.81
250$ 0.60
1000$ 0.43

Description

General part information

SN74LS374 Series

These 8-bit registers feature 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. The high-impedance 3-state and increased high-logic-level drive provide these registers with the capability of being connected directly to and driving the bus lines in a bus-organized system without need for interface or pullup components. These devices are particularly attractive for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.

The eight latches of the ’LS373 and ’S373 are transparent D-type latches, meaning that while the enable (C or CLK) input is high, the Q outputs follow the data (D) inputs. When C or CLK is taken low, the output is latched at the level of the data that was set up.

The eight flip-flops of the ’LS374 and ’S374 are edge-triggered D-type flip-flops. On the positive transition of the clock, the Q outputs are set to the logic states that were set up at the D inputs.