
SN74LVC2G74DCURG4
UnknownSINGLE POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH CLEAR AND PRESET
Deep-Dive with AI
Search across all available documentation for this part.

SN74LVC2G74DCURG4
UnknownSINGLE POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH CLEAR AND PRESET
Technical Specifications
Parameters and characteristics for this part
| Specification | SN74LVC2G74DCURG4 |
|---|---|
| Clock Frequency | 200 MHz |
| Current - Output High, Low [x] | 32 mA |
| Current - Output High, Low [y] | 32 mA |
| Current - Quiescent (Iq) | 10 µA |
| Function | Reset, Set(Preset) |
| Input Capacitance | 5 pF |
| Max Propagation Delay @ V, Max CL | 4.4 ns |
| Mounting Type | Surface Mount |
| Number of Bits per Element | 1 |
| Number of Elements | 1 |
| Operating Temperature [Max] | 125 °C |
| Operating Temperature [Min] | -40 °C |
| Output Type | Complementary |
| Package / Case | 8-VFSOP |
| Package / Case [y] | 2.3 mm |
| Package / Case [y] | 0.091 in |
| Trigger Type | Positive Edge |
| Type | D-Type |
| Voltage - Supply [Max] | 5.5 V |
| Voltage - Supply [Min] | 1.65 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
| Distributor | Package | Quantity | $ | |
|---|---|---|---|---|
| Digikey | Cut Tape (CT) | 1 | $ 0.78 | |
| Digi-Reel® | 1 | $ 0.78 | ||
| Tape & Reel (TR) | 3000 | $ 0.30 | ||
| 6000 | $ 0.28 | |||
| 9000 | $ 0.28 | |||
| 15000 | $ 0.27 | |||
| 21000 | $ 0.27 | |||
| 30000 | $ 0.26 | |||
| Texas Instruments | LARGE T&R | 1 | $ 0.53 | |
| 100 | $ 0.36 | |||
| 250 | $ 0.28 | |||
| 1000 | $ 0.18 | |||
Description
General part information
SN74LVC2G74 Series
This single positive-edge-triggered D-type flip-flop is designed for 1.65 V to 5.5 V VCCoperation.
NanoFree™ package technology is a major breakthrough in IC packaging concepts, using the die as the package.
A low level at the preset (PRE) or clear (CLR) input sets or resets the outputs, regardless of the levels of the other inputs. WhenPREandCLRare inactive (high), data at the data (D) input meeting the setup time requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not related directly to the rise time of the clock pulse. Following the hold-time interval, data at the D input can be changed without affecting the levels at the outputs.
Documents
Technical documentation and resources