
CD74HC165E
ActiveHIGH SPEED CMOS LOGIC 8-BIT PARALLEL-IN/SERIAL-OUT SHIFT REGISTER
Deep-Dive with AI
Search across all available documentation for this part.

CD74HC165E
ActiveHIGH SPEED CMOS LOGIC 8-BIT PARALLEL-IN/SERIAL-OUT SHIFT REGISTER
Deep-Dive with AI
Technical Specifications
Parameters and characteristics for this part
| Specification | CD74HC165E |
|---|---|
| Function | Parallel or Serial to Serial |
| Logic Type | Shift Register |
| Mounting Type | Through Hole |
| Number of Bits per Element | 8 |
| Number of Elements | 1 |
| Operating Temperature [Max] | 125 °C |
| Operating Temperature [Min] | -55 °C |
| Output Type | Complementary |
| Package / Case | 0.3 in |
| Package / Case | 16-DIP |
| Package / Case | 7.62 mm |
| Supplier Device Package | 16-PDIP |
| Voltage - Supply [Max] | 6 V |
| Voltage - Supply [Min] | 2 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
| Distributor | Package | Quantity | $ | |
|---|---|---|---|---|
| Digikey | Tube | 1 | $ 0.83 | |
| 10 | $ 0.74 | |||
| 25 | $ 0.71 | |||
| 100 | $ 0.58 | |||
| 250 | $ 0.54 | |||
| 500 | $ 0.48 | |||
| 1000 | $ 0.38 | |||
| 2500 | $ 0.35 | |||
| 5000 | $ 0.34 | |||
| Texas Instruments | TUBE | 1 | $ 0.78 | |
| 100 | $ 0.53 | |||
| 250 | $ 0.41 | |||
| 1000 | $ 0.27 | |||
Description
General part information
SN74HC165-EP Series
The SNx4HC165 devices are 8-bit parallel-load shift registers that, when clocked, shift the data toward a serial (QH) output. Parallel-in access to each stage is provided by eight individual direct data (A–H) inputs that are enabled by a low level at the shift/load (SH/LD) input. The SNx4HC165 devices also feature a clock-inhibit (CLK INH) function and a complementary serial (QH) output.
Clocking is accomplished by a low-to-high transition of the clock (CLK) input while SH/LD is held high and CLK INH is held low. The functions of CLK and CLK INH are interchangeable. Because a low CLK and a low-to-high transition of CLK INH also accomplish clocking, CLK INH must be changed to the high level only while CLK is high. Parallel loading is inhibited when SH/LDis held high. While SH/LDis low, the parallel inputs to the register are enabled independently of the levels of the CLK, CLK INH, or serial (SER) inputs.
The SNx4HC165 devices are 8-bit parallel-load shift registers that, when clocked, shift the data toward a serial (QH) output. Parallel-in access to each stage is provided by eight individual direct data (A–H) inputs that are enabled by a low level at the shift/load (SH/LD) input. The SNx4HC165 devices also feature a clock-inhibit (CLK INH) function and a complementary serial (QH) output.
Documents
Technical documentation and resources