Zenode.ai Logo
Beta
16-TSSOP
Integrated Circuits (ICs)

SN74HC165QPWRQ1

Active
Texas Instruments

AUTOMOTIVE CATALOG 8-BIT PARALLEL-LOAD SHIFT REGISTERS

Deep-Dive with AI

Search across all available documentation for this part.

16-TSSOP
Integrated Circuits (ICs)

SN74HC165QPWRQ1

Active
Texas Instruments

AUTOMOTIVE CATALOG 8-BIT PARALLEL-LOAD SHIFT REGISTERS

Technical Specifications

Parameters and characteristics for this part

SpecificationSN74HC165QPWRQ1
FunctionParallel or Serial to Serial
GradeAutomotive
Logic TypeShift Register
Mounting TypeSurface Mount
Number of Bits per Element8
Number of Elements1
Operating Temperature [Max]125 °C
Operating Temperature [Min]-40 °C
Output TypeComplementary
Package / Case16-TSSOP
Package / Case [x]0.173 in
Package / Case [y]4.4 mm
QualificationAEC-Q100
Supplier Device Package16-TSSOP
Voltage - Supply [Max]6 V
Voltage - Supply [Min]2 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 0.55
10$ 0.47
25$ 0.44
100$ 0.35
250$ 0.33
500$ 0.28
1000$ 0.21
Digi-Reel® 1$ 0.55
10$ 0.47
25$ 0.44
100$ 0.35
250$ 0.33
500$ 0.28
1000$ 0.21
Tape & Reel (TR) 2000$ 0.19
6000$ 0.18
10000$ 0.17
50000$ 0.16
Texas InstrumentsLARGE T&R 1$ 0.36
100$ 0.24
250$ 0.19
1000$ 0.12

Description

General part information

SN74HC165-EP Series

The SNx4HC165 devices are 8-bit parallel-load shift registers that, when clocked, shift the data toward a serial (QH) output. Parallel-in access to each stage is provided by eight individual direct data (A–H) inputs that are enabled by a low level at the shift/load (SH/LD) input. The SNx4HC165 devices also feature a clock-inhibit (CLK INH) function and a complementary serial (QH) output.

Clocking is accomplished by a low-to-high transition of the clock (CLK) input while SH/LD is held high and CLK INH is held low. The functions of CLK and CLK INH are interchangeable. Because a low CLK and a low-to-high transition of CLK INH also accomplish clocking, CLK INH must be changed to the high level only while CLK is high. Parallel loading is inhibited when SH/LDis held high. While SH/LDis low, the parallel inputs to the register are enabled independently of the levels of the CLK, CLK INH, or serial (SER) inputs.

The SNx4HC165 devices are 8-bit parallel-load shift registers that, when clocked, shift the data toward a serial (QH) output. Parallel-in access to each stage is provided by eight individual direct data (A–H) inputs that are enabled by a low level at the shift/load (SH/LD) input. The SNx4HC165 devices also feature a clock-inhibit (CLK INH) function and a complementary serial (QH) output.