
AD9656BCPZRL7-125
ActiveQUAD, 16-BIT, 125 MSPS JESD204B 1.8 V ANALOG-TO-DIGITAL CONVERTER
Deep-Dive with AI
Search across all available documentation for this part.

AD9656BCPZRL7-125
ActiveQUAD, 16-BIT, 125 MSPS JESD204B 1.8 V ANALOG-TO-DIGITAL CONVERTER
Technical Specifications
Parameters and characteristics for this part
| Specification | AD9656BCPZRL7-125 |
|---|---|
| Architecture | Pipelined |
| Configuration | S/H-ADC |
| Data Interface | JESD204B |
| Features | Simultaneous Sampling |
| Input Type | Differential |
| Mounting Type | Surface Mount |
| Number of A/D Converters | 4 |
| Number of Bits | 16 |
| Number of Inputs | 4 |
| Operating Temperature [Max] | 85 °C |
| Operating Temperature [Min] | -40 °C |
| Package / Case | 56-WFQFN Exposed Pad, CSP |
| Ratio - S/H:ADC | 1:1 |
| Reference Type | External, Internal |
| Sampling Rate (Per Second) | 125 M |
| Supplier Device Package | 56-LFCSP-WQ (8x8) |
| Voltage - Supply, Analog [Max] | 1.9 V |
| Voltage - Supply, Analog [Min] | 1.7 V |
| Voltage - Supply, Digital [Max] | 1.9 V |
| Voltage - Supply, Digital [Min] | 1.7 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
| Distributor | Package | Quantity | $ | |
|---|---|---|---|---|
| Digikey | Tape & Reel (TR) | 750 | $ 446.61 | |
Description
General part information
AD9656 Series
The AD9656 is a quad, 16-bit, 125 MSPS analog-to-digital converter (ADC) with an on-chip sample and hold circuit designed for low cost, low power, small size, and ease of use. The device operates at a conversion rate of up to 125 MSPS and is optimized for outstanding dynamic performance and low power in applications where a small package size is critical.The ADC requires a single 1.8 V power supply and LVPECL-/CMOS-/LVDS-compatible sample rate clock for full performance operation. An external reference or driver components are not required for many applications.Individual channel power-down is supported and typically consumes less than 14 mW when all channels are disabled. The ADC contains several features designed to maximize flexibility and minimize system cost, such as a programmable output clock, data alignment, and digital test pattern generation. The available digital test patterns include built-in deterministic and pseudo-random patterns, along with custom user-defined test patterns entered via the serial port interface (SPI).The AD9656 is available in an RoHS compliant, nonmagnetic, 56-lead LFCSP. It is specified over the −40°C to +85°C industrial temperature range.Product HighlightsIt has a small footprint. Four ADCs are contained in a small, 8 mm × 8 mm package.An on-chip phase-locked loop (PLL) allows users to provide a single ADC sampling clock; the PLL multiplies the ADC sampling clock to produce the corresponding JESD204B data rate clock.The configurable JESD204B output block supports up to 8.0 Gbps per lane.JESD204B output block supports one, two, and four lane configurations.Low power of 198 mW per channel at 125 MSPS, two lanes.The SPI control offers a wide range of flexible features to meet specific system requirements.ApplicationsMedical imagingHigh speed imagingQuadrature radio receiversDiversity radio receiversPortable test equipment
Documents
Technical documentation and resources