Zenode.ai Logo
Beta
Analog Devices-ADUC845BCPZ62-5 | 8052 MicroConverter® IC Microcontrollers - MCUs MCU 8-bit 8052 CISC 62KB Flash 5V 56-Pin LFCSP EP Tray
Integrated Circuits (ICs)

AD9656BCPZ-125

Active
Analog Devices

4-CHANNEL QUAD ADC PIPELINED 125MSPS 16-BIT JESD204B 56-PIN LFCSP EP TRAY

Analog Devices-ADUC845BCPZ62-5 | 8052 MicroConverter® IC Microcontrollers - MCUs MCU 8-bit 8052 CISC 62KB Flash 5V 56-Pin LFCSP EP Tray
Integrated Circuits (ICs)

AD9656BCPZ-125

Active
Analog Devices

4-CHANNEL QUAD ADC PIPELINED 125MSPS 16-BIT JESD204B 56-PIN LFCSP EP TRAY

Technical Specifications

Parameters and characteristics for this part

SpecificationAD9656BCPZ-125
ArchitecturePipelined
ConfigurationS/H-ADC
Data InterfaceJESD204B
FeaturesSimultaneous Sampling
Input TypeDifferential
Mounting TypeSurface Mount
Number of A/D Converters4
Number of Bits16
Number of Inputs4
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
Package / Case56-WFQFN Exposed Pad, CSP
Ratio - S/H:ADC1:1
Reference TypeExternal, Internal
Sampling Rate (Per Second)125 M
Supplier Device Package56-LFCSP-WQ (8x8)
Voltage - Supply, Analog [Max]1.9 V
Voltage - Supply, Analog [Min]1.7 V
Voltage - Supply, Digital [Max]1.9 V
Voltage - Supply, Digital [Min]1.7 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTray 1$ 480.42
10$ 446.61

Description

General part information

AD9656 Series

The AD9656 is a quad, 16-bit, 125 MSPS analog-to-digital converter (ADC) with an on-chip sample and hold circuit designed for low cost, low power, small size, and ease of use. The device operates at a conversion rate of up to 125 MSPS and is optimized for outstanding dynamic performance and low power in applications where a small package size is critical.The ADC requires a single 1.8 V power supply and LVPECL-/CMOS-/LVDS-compatible sample rate clock for full performance operation. An external reference or driver components are not required for many applications.Individual channel power-down is supported and typically consumes less than 14 mW when all channels are disabled. The ADC contains several features designed to maximize flexibility and minimize system cost, such as a programmable output clock, data alignment, and digital test pattern generation. The available digital test patterns include built-in deterministic and pseudo-random patterns, along with custom user-defined test patterns entered via the serial port interface (SPI).The AD9656 is available in an RoHS compliant, nonmagnetic, 56-lead LFCSP. It is specified over the −40°C to +85°C industrial temperature range.Product HighlightsIt has a small footprint. Four ADCs are contained in a small, 8 mm × 8 mm package.An on-chip phase-locked loop (PLL) allows users to provide a single ADC sampling clock; the PLL multiplies the ADC sampling clock to produce the corresponding JESD204B data rate clock.The configurable JESD204B output block supports up to 8.0 Gbps per lane.JESD204B output block supports one, two, and four lane configurations.Low power of 198 mW per channel at 125 MSPS, two lanes.The SPI control offers a wide range of flexible features to meet specific system requirements.ApplicationsMedical imagingHigh speed imagingQuadrature radio receiversDiversity radio receiversPortable test equipment