Zenode.ai Logo
Beta
Texas Instruments-SN65HVD1792TDEP Bus Line Transceivers Single Transmitter/Receiver RS-422/RS-485 14-Pin SOIC Tube
Integrated Circuits (ICs)

SN74HCS164DR

Active
Texas Instruments

SHIFT REGISTER SINGLE 8-BIT SERIAL TO PARALLEL 14-PIN SOIC T/R

Deep-Dive with AI

Search across all available documentation for this part.

Texas Instruments-SN65HVD1792TDEP Bus Line Transceivers Single Transmitter/Receiver RS-422/RS-485 14-Pin SOIC Tube
Integrated Circuits (ICs)

SN74HCS164DR

Active
Texas Instruments

SHIFT REGISTER SINGLE 8-BIT SERIAL TO PARALLEL 14-PIN SOIC T/R

Technical Specifications

Parameters and characteristics for this part

SpecificationSN74HCS164DR
FunctionSerial to Parallel
Logic TypeShift Register
Mounting TypeSurface Mount
Number of Bits per Element8
Number of Elements1
Operating Temperature [Max]125 °C
Operating Temperature [Min]-40 °C
Output TypePush-Pull
Package / Case14-SOIC
Package / Case [x]0.154 in
Package / Case [y]3.9 mm
Voltage - Supply [Max]6 V
Voltage - Supply [Min]2 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 0.56
10$ 0.35
25$ 0.29
100$ 0.22
250$ 0.19
500$ 0.17
1000$ 0.15
Digi-Reel® 1$ 0.56
10$ 0.35
25$ 0.29
100$ 0.22
250$ 0.19
500$ 0.17
1000$ 0.15
Tape & Reel (TR) 2500$ 0.13
5000$ 0.12
7500$ 0.12
12500$ 0.11
17500$ 0.11
25000$ 0.10
62500$ 0.09
Texas InstrumentsLARGE T&R 1$ 0.22
100$ 0.15
250$ 0.11
1000$ 0.08

Description

General part information

SN74HCS164-Q1 Series

The SN74HCS164-Q1 device contains an 8-bit shift register with AND-gated serial inputs and an asynchronous clear (CLR) input. The gated serial (A and B) inputs permit complete control over incoming data; a low at either input inhibits entry of the new data and resets the first flip-flop to the low level at the next clock (CLK) pulse. A high-level input enables the other input, which then determines the state of the first flip-flop. Data at the serial inputs can be changed while CLK is high or low, provided the minimum set-up time requirements are met. Clocking occurs on the low-to-high-level transition of CLK. All inputs include Schmitt-triggers, eliminating any erroneous data outputs due to slow-edged or noisy input signals.

The SN74HCS164-Q1 device contains an 8-bit shift register with AND-gated serial inputs and an asynchronous clear (CLR) input. The gated serial (A and B) inputs permit complete control over incoming data; a low at either input inhibits entry of the new data and resets the first flip-flop to the low level at the next clock (CLK) pulse. A high-level input enables the other input, which then determines the state of the first flip-flop. Data at the serial inputs can be changed while CLK is high or low, provided the minimum set-up time requirements are met. Clocking occurs on the low-to-high-level transition of CLK. All inputs include Schmitt-triggers, eliminating any erroneous data outputs due to slow-edged or noisy input signals.