Zenode.ai Logo
Beta
WQFN (BQA)
Integrated Circuits (ICs)

SN74HCS164BQAR

Active
Texas Instruments

8-BIT SERIAL-IN/PARALLEL-OUT SHIFT REGISTER

Deep-Dive with AI

Search across all available documentation for this part.

WQFN (BQA)
Integrated Circuits (ICs)

SN74HCS164BQAR

Active
Texas Instruments

8-BIT SERIAL-IN/PARALLEL-OUT SHIFT REGISTER

Technical Specifications

Parameters and characteristics for this part

SpecificationSN74HCS164BQAR
FunctionSerial to Parallel
Logic TypeShift Register
Mounting TypeSurface Mount
Number of Bits per Element8
Number of Elements1
Operating Temperature [Max]125 °C
Operating Temperature [Min]-40 °C
Output TypePush-Pull
Package / Case14-QFN Exposed Pad
Supplier Device Package14-WQFN (3x2.5)
Voltage - Supply [Max]6 V
Voltage - Supply [Min]2 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 0.55
10$ 0.47
25$ 0.44
100$ 0.35
250$ 0.33
500$ 0.28
1000$ 0.21
Digi-Reel® 1$ 0.55
10$ 0.47
25$ 0.44
100$ 0.35
250$ 0.33
500$ 0.28
1000$ 0.21
Tape & Reel (TR) 3000$ 0.08
6000$ 0.08
Texas InstrumentsLARGE T&R 1$ 0.20
100$ 0.13
250$ 0.10
1000$ 0.07

Description

General part information

SN74HCS164-Q1 Series

The SN74HCS164-Q1 device contains an 8-bit shift register with AND-gated serial inputs and an asynchronous clear (CLR) input. The gated serial (A and B) inputs permit complete control over incoming data; a low at either input inhibits entry of the new data and resets the first flip-flop to the low level at the next clock (CLK) pulse. A high-level input enables the other input, which then determines the state of the first flip-flop. Data at the serial inputs can be changed while CLK is high or low, provided the minimum set-up time requirements are met. Clocking occurs on the low-to-high-level transition of CLK. All inputs include Schmitt-triggers, eliminating any erroneous data outputs due to slow-edged or noisy input signals.

The SN74HCS164-Q1 device contains an 8-bit shift register with AND-gated serial inputs and an asynchronous clear (CLR) input. The gated serial (A and B) inputs permit complete control over incoming data; a low at either input inhibits entry of the new data and resets the first flip-flop to the low level at the next clock (CLK) pulse. A high-level input enables the other input, which then determines the state of the first flip-flop. Data at the serial inputs can be changed while CLK is high or low, provided the minimum set-up time requirements are met. Clocking occurs on the low-to-high-level transition of CLK. All inputs include Schmitt-triggers, eliminating any erroneous data outputs due to slow-edged or noisy input signals.