Zenode.ai Logo
Beta
VQFN (RHD)
Integrated Circuits (ICs)

CDCLVP2104RHDT

Active
Texas Instruments

LOW JITTER, DUAL 1:4 UNIVERSAL-TO-LVPECL BUFFER

Deep-Dive with AI

Search across all available documentation for this part.

VQFN (RHD)
Integrated Circuits (ICs)

CDCLVP2104RHDT

Active
Texas Instruments

LOW JITTER, DUAL 1:4 UNIVERSAL-TO-LVPECL BUFFER

Technical Specifications

Parameters and characteristics for this part

SpecificationCDCLVP2104RHDT
Differential - Input:Output [custom]True
Differential - Input:Output [custom]True
Frequency - Max [Max]2 GHz
InputLVCMOS, LVTTL, LVPECL, LVDS
Mounting TypeSurface Mount
Number of Circuits2
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
OutputLVPECL
Package / Case28-VFQFN Exposed Pad
Ratio - Input:Output [custom]8
Ratio - Input:Output [custom]2
Supplier Device Package28-VQFN (5x5)
TypeFanout Buffer (Distribution)
Voltage - Supply [Max]3.6 V
Voltage - Supply [Min]2.375 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 11.76
10$ 10.81
25$ 10.36
100$ 9.13
Digi-Reel® 1$ 11.76
10$ 10.81
25$ 10.36
100$ 9.13
Tape & Reel (TR) 250$ 8.68
500$ 8.12
1250$ 7.45
Texas InstrumentsSMALL T&R 1$ 9.20
100$ 8.04
250$ 6.20
1000$ 5.54

Description

General part information

CDCLVP2104 Series

The CDCLVP2104 is a highly versatile, low additive jitter buffer that can generate eight copies of LVPECL clock outputs from two LVPECL, LVDS, or LVCMOS inputs for a variety of communication applications. It has a maximum clock frequency up to 2 GHz. Each buffer block consists of one input that feeds two LVPECL outputs. The overall additive jitter performance is less than 0.1 ps, RMS from 10 kHz to 20 MHz, and overall output skew is as low as 15 ps, making the device a perfect choice for use in demanding applications.

The CDCLVP2104 clock buffer distributes two clock inputs (IN0, IN1) to eight pairs of differential LVPECL clock outputs (OUT0, OUT7) with minimum skew for clock distribution. Each buffer block consists of one input that feeds two LVPECL clock outputs. The inputs can be LVPECL, LVDS, or LVCMOS/LVTTL.

The CDCLVP2104 is specifically designed for driving 50-Ω transmission lines. When driving the inputs in single-ended mode, the LVPECL bias voltage (VAC_REF) must be applied to the unused negative input pin. However, for high-speed performance up to 2 GHz, differential mode is strongly recommended.