
CDCLVP2104RHDR
ActiveLOW JITTER, DUAL 1:4 UNIVERSAL-TO-LVPECL BUFFER
Deep-Dive with AI
Search across all available documentation for this part.

CDCLVP2104RHDR
ActiveLOW JITTER, DUAL 1:4 UNIVERSAL-TO-LVPECL BUFFER
Deep-Dive with AI
Technical Specifications
Parameters and characteristics for this part
| Specification | CDCLVP2104RHDR |
|---|---|
| Differential - Input:Output [custom] | True |
| Differential - Input:Output [custom] | True |
| Frequency - Max [Max] | 2 GHz |
| Input | LVCMOS, LVTTL, LVPECL, LVDS |
| Mounting Type | Surface Mount |
| Number of Circuits | 2 |
| Operating Temperature [Max] | 85 °C |
| Operating Temperature [Min] | -40 °C |
| Output | LVPECL |
| Package / Case | 28-VFQFN Exposed Pad |
| Ratio - Input:Output [custom] | 8 |
| Ratio - Input:Output [custom] | 2 |
| Supplier Device Package | 28-VQFN (5x5) |
| Type | Fanout Buffer (Distribution) |
| Voltage - Supply [Max] | 3.6 V |
| Voltage - Supply [Min] | 2.375 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
| Distributor | Package | Quantity | $ | |
|---|---|---|---|---|
| Digikey | Tape & Reel (TR) | 3000 | $ 6.07 | |
| Texas Instruments | LARGE T&R | 1 | $ 7.67 | |
| 100 | $ 6.70 | |||
| 250 | $ 5.17 | |||
| 1000 | $ 4.62 | |||
Description
General part information
CDCLVP2104 Series
The CDCLVP2104 is a highly versatile, low additive jitter buffer that can generate eight copies of LVPECL clock outputs from two LVPECL, LVDS, or LVCMOS inputs for a variety of communication applications. It has a maximum clock frequency up to 2 GHz. Each buffer block consists of one input that feeds two LVPECL outputs. The overall additive jitter performance is less than 0.1 ps, RMS from 10 kHz to 20 MHz, and overall output skew is as low as 15 ps, making the device a perfect choice for use in demanding applications.
The CDCLVP2104 clock buffer distributes two clock inputs (IN0, IN1) to eight pairs of differential LVPECL clock outputs (OUT0, OUT7) with minimum skew for clock distribution. Each buffer block consists of one input that feeds two LVPECL clock outputs. The inputs can be LVPECL, LVDS, or LVCMOS/LVTTL.
The CDCLVP2104 is specifically designed for driving 50-Ω transmission lines. When driving the inputs in single-ended mode, the LVPECL bias voltage (VAC_REF) must be applied to the unused negative input pin. However, for high-speed performance up to 2 GHz, differential mode is strongly recommended.
Documents
Technical documentation and resources