Zenode.ai Logo
Beta
24-TSSOP
Integrated Circuits (ICs)

CDCVF2510PWG4

Unknown
Texas Instruments

IC PLL CLOCK DRIVER 24TSSOP

Deep-Dive with AI

Search across all available documentation for this part.

DocumentsDatasheet
24-TSSOP
Integrated Circuits (ICs)

CDCVF2510PWG4

Unknown
Texas Instruments

IC PLL CLOCK DRIVER 24TSSOP

Deep-Dive with AI

DocumentsDatasheet

Technical Specifications

Parameters and characteristics for this part

SpecificationCDCVF2510PWG4
Differential - Input:OutputFalse
Divider/MultiplierFalse
Frequency - Max [Max]175 MHz
Mounting TypeSurface Mount
Number of Circuits1
Operating Temperature [Max]85 °C
Operating Temperature [Min]0 °C
OutputLVTTL
Package / Case24-TSSOP
Package / Case0.173 in, 4.4 mm
PLLYes with Bypass
Ratio - Input:Output [custom]2:11
Supplier Device Package24-TSSOP
TypePLL Clock Driver
Voltage - Supply [Max]3.6 V
Voltage - Supply [Min]3 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTube 120$ 6.28

Description

General part information

CDCVF2510A Series

The CDCVF2510 is a high-performance, low-skew, low-jitter, phase-lock loop (PLL) clock driver. It uses a phase-lock loop (PLL) to precisely align, in both frequency and phase, the feedback (FBOUT) output to the clock (CLK) input signal. It is specifically designed for use with synchronous DRAMs. The CDCVF2510 operates at a 3.3-V VCC. It also provides integrated series-damping resistors that make it ideal for driving point-to-point loads.

One bank of 10 outputs provides 10 low-skew, low-jitter copies of CLK. Output signal duty cycles are adjusted to 50%, independent of the duty cycle at CLK. Outputs are enabled or disabled via the control (G) input. When the G input is high, the outputs switch in phase and frequency with CLK; when the G input is low, the outputs are disabled to the logic-low state.

Unlike many products containing PLLs, the CDCVF2510 does not require external RC networks. The loop filter for the PLL is included on-chip, minimizing component count, board space, and cost.

Documents

Technical documentation and resources