Zenode.ai Logo
Beta
16 QFN
Integrated Circuits (ICs)

SY89874UMG

Active
Microchip Technology

89874 SERIES, LOW SKEW CLOCK DRIVER, 2 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), QCC16

Deep-Dive with AI

Search across all available documentation for this part.

16 QFN
Integrated Circuits (ICs)

SY89874UMG

Active
Microchip Technology

89874 SERIES, LOW SKEW CLOCK DRIVER, 2 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), QCC16

Deep-Dive with AI

Technical Specifications

Parameters and characteristics for this part

SpecificationSY89874UMG
Differential - Input:Output [custom]True
Differential - Input:Output [custom]True
Frequency - Max [Max]2.5 GHz
InputLVPECL, HSTL, CML, LVDS
Mounting TypeSurface Mount
Number of Circuits1
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
OutputLVPECL
Package / Case16-MLF®, 16-VFQFN Exposed Pad
Ratio - Input:Output [custom]1:2
TypeDivider, Fanout Buffer (Distribution)
Voltage - Supply [Max]3.63 V
Voltage - Supply [Min]2.375 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTube 1$ 10.40
25$ 8.67
100$ 7.89
Microchip DirectTUBE 1$ 10.40
25$ 8.67
100$ 7.89
1000$ 6.57
5000$ 6.07
10000$ 5.64
NewarkEach 1$ 10.82
10$ 9.92
25$ 9.02
50$ 8.61
100$ 8.21

Description

General part information

SY89874AU Series

This low-skew, low-jitter device can accept a high-speed (622MHz or higher) LVTTL, LVCMOS, CML, LVPECL, LVDS or HSTL clock input signal and divide down the frequency using a programmable divider ratio to create a frequency-locked, lower speed version of the input clock. Available divider ratios are 2, 4, 8, and 16, or straight pass-through. In a typical 622MHz clock system this would provide availability of 311MHz, 155MHz, 77MHz, or 38MHz auxiliary clock components.

The differential input buffer has a unique internal termination design that allows access to the termination network through a VT pin. This feature allows the device to easily interface to different logic standards. A VREF-AC reference is included for AC-coupled applications.The /RESET input asynchronously resets the divider. In the pass-through function (divide by 1) the /RESET synchronously enables or disables the outputs on the next falling edge of IN (rising edge of /N).Use the SY89874U version, which has a wider input range, to DC-couple low offset differential signals.