Zenode.ai Logo
Beta
56-TSSOP
Integrated Circuits (ICs)

SN75LVDS82DGGR

Active
Texas Instruments

IC RECEIVER 0/5 56TSSOP

Deep-Dive with AI

Search across all available documentation for this part.

56-TSSOP
Integrated Circuits (ICs)

SN75LVDS82DGGR

Active
Texas Instruments

IC RECEIVER 0/5 56TSSOP

Technical Specifications

Parameters and characteristics for this part

SpecificationSN75LVDS82DGGR
Mounting TypeSurface Mount
Number of Drivers/Receivers0, 5
Operating Temperature [Max]70 °C
Operating Temperature [Min]0 °C
Package / Case6.1 mm
Package / Case0.24 in
Package / Case56-TFSOP
ProtocolLVDS
Supplier Device Package56-TSSOP
TypeReceiver
Voltage - Supply [Max]3.6 V
Voltage - Supply [Min]3 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 5.62
10$ 5.05
25$ 4.77
100$ 4.14
250$ 3.92
500$ 3.52
1000$ 2.97
Digi-Reel® 1$ 5.62
10$ 5.05
25$ 4.77
100$ 4.14
250$ 3.92
500$ 3.52
1000$ 2.97
Tape & Reel (TR) 2000$ 2.82
Texas InstrumentsLARGE T&R 1$ 3.86
100$ 3.15
250$ 2.48
1000$ 2.10

Description

General part information

SN75LVDS82 Series

The SN75LVDS82 FlatLink™ receiver contains four serial-in, 7-bit parallel-out shift registers, a 7× clock synthesizer, and five low-voltage differential signaling (LVDS) line receivers in a single integrated circuit.

These functions allow receipt of synchronous data from a compatible transmitter, such as the SN75LVDS83B, over five balanced-pair conductors, and expansion to 28 bits of single-ended low-voltage TTL (LVTTL) synchronous data at a lower transfer rate. The SN75LVDS82 can also be used with the SN75LVDS84 for 21-bit transfers.

When receiving, the high-speed LVDS data is received and loaded into registers at the rate of seven times (7×) the LVDS input clock (CLKIN). The data is then unloaded to a 28-bit-wide LVTTL parallel bus at the CLKIN rate. A phase-locked loop (PLL) clock synthesizer circuit generates a 7× clock for internal clocking and an output clock for the expanded data. The SN75LVDS82 presents valid data on the falling edge of the output clock (CLKOUT).