Zenode.ai Logo
Beta
Texas Instruments-74ALVCH16952DGGRG4 Bus Transceivers Bus XCVR Dual 16-CH 3-ST 56-Pin TSSOP T/R
Integrated Circuits (ICs)

SN75LVDS82DGGRG4

Unknown
Texas Instruments

LVDS RECEIVER 1904MBPS 56-PIN TSSOP T/R

Deep-Dive with AI

Search across all available documentation for this part.

Texas Instruments-74ALVCH16952DGGRG4 Bus Transceivers Bus XCVR Dual 16-CH 3-ST 56-Pin TSSOP T/R
Integrated Circuits (ICs)

SN75LVDS82DGGRG4

Unknown
Texas Instruments

LVDS RECEIVER 1904MBPS 56-PIN TSSOP T/R

Deep-Dive with AI

Technical Specifications

Parameters and characteristics for this part

SpecificationSN75LVDS82DGGRG4
Mounting TypeSurface Mount
Number of Drivers/Receivers0, 5
Operating Temperature [Max]70 °C
Operating Temperature [Min]0 °C
Package / Case6.1 mm
Package / Case0.24 in
Package / Case56-TFSOP
ProtocolLVDS
Supplier Device Package56-TSSOP
TypeReceiver
Voltage - Supply [Max]3.6 V
Voltage - Supply [Min]3 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTape & Reel (TR) 2000$ 2.82

Description

General part information

SN75LVDS82 Series

The SN75LVDS82 FlatLink™ receiver contains four serial-in, 7-bit parallel-out shift registers, a 7× clock synthesizer, and five low-voltage differential signaling (LVDS) line receivers in a single integrated circuit.

These functions allow receipt of synchronous data from a compatible transmitter, such as the SN75LVDS83B, over five balanced-pair conductors, and expansion to 28 bits of single-ended low-voltage TTL (LVTTL) synchronous data at a lower transfer rate. The SN75LVDS82 can also be used with the SN75LVDS84 for 21-bit transfers.

When receiving, the high-speed LVDS data is received and loaded into registers at the rate of seven times (7×) the LVDS input clock (CLKIN). The data is then unloaded to a 28-bit-wide LVTTL parallel bus at the CLKIN rate. A phase-locked loop (PLL) clock synthesizer circuit generates a 7× clock for internal clocking and an output clock for the expanded data. The SN75LVDS82 presents valid data on the falling edge of the output clock (CLKOUT).

Documents

Technical documentation and resources

No documents available