
Deep-Dive with AI
Search across all available documentation for this part.

Technical Specifications
Parameters and characteristics for this part
| Specification | SN75LVDS82DGG |
|---|---|
| Mounting Type | Surface Mount |
| Number of Drivers/Receivers | 0, 5 |
| Operating Temperature [Max] | 70 °C |
| Operating Temperature [Min] | 0 °C |
| Package / Case | 6.1 mm |
| Package / Case | 0.24 in |
| Package / Case | 56-TFSOP |
| Protocol | LVDS |
| Supplier Device Package | 56-TSSOP |
| Type | Receiver |
| Voltage - Supply [Max] | 3.6 V |
| Voltage - Supply [Min] | 3 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
| Distributor | Package | Quantity | $ | |
|---|---|---|---|---|
| Digikey | Tube | 1 | $ 4.22 | |
| 10 | $ 3.82 | |||
| 35 | $ 3.64 | |||
| 105 | $ 3.16 | |||
| 280 | $ 3.13 | |||
| Texas Instruments | TUBE | 1 | $ 4.60 | |
| 100 | $ 3.75 | |||
| 250 | $ 2.95 | |||
| 1000 | $ 2.50 | |||
Description
General part information
SN75LVDS82 Series
The SN75LVDS82 FlatLink™ receiver contains four serial-in, 7-bit parallel-out shift registers, a 7× clock synthesizer, and five low-voltage differential signaling (LVDS) line receivers in a single integrated circuit.
These functions allow receipt of synchronous data from a compatible transmitter, such as the SN75LVDS83B, over five balanced-pair conductors, and expansion to 28 bits of single-ended low-voltage TTL (LVTTL) synchronous data at a lower transfer rate. The SN75LVDS82 can also be used with the SN75LVDS84 for 21-bit transfers.
When receiving, the high-speed LVDS data is received and loaded into registers at the rate of seven times (7×) the LVDS input clock (CLKIN). The data is then unloaded to a 28-bit-wide LVTTL parallel bus at the CLKIN rate. A phase-locked loop (PLL) clock synthesizer circuit generates a 7× clock for internal clocking and an output clock for the expanded data. The SN75LVDS82 presents valid data on the falling edge of the output clock (CLKOUT).
Documents
Technical documentation and resources