Zenode.ai Logo
Beta
44-LCC (J-Lead)
Integrated Circuits (ICs)

TL16C550CIFNR

Active
Texas Instruments

SINGLE UART WITH 16-BYTE FIFOS AND AUTO FLOW CONTROL

Deep-Dive with AI

Search across all available documentation for this part.

DocumentsDatasheet
44-LCC (J-Lead)
Integrated Circuits (ICs)

TL16C550CIFNR

Active
Texas Instruments

SINGLE UART WITH 16-BYTE FIFOS AND AUTO FLOW CONTROL

Deep-Dive with AI

DocumentsDatasheet

Technical Specifications

Parameters and characteristics for this part

SpecificationTL16C550CIFNR
Data Rate (Max)1 Mbps
FIFO's16 Byte
Mounting TypeSurface Mount
Number of Channels [custom]UART
Number of Channels [custom]1
Package / Case44-LCC (J-Lead)
Supplier Device Package44-PLCC
Supplier Device Package [x]16.58
Supplier Device Package [y]16.58
Voltage - Supply [Max]5.25 V
Voltage - Supply [Min]3 V
With Auto Flow ControlTrue
With False Start Bit DetectionTrue
With Modem ControlTrue

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 5.65
10$ 5.08
25$ 4.80
100$ 4.16
250$ 3.95
Digi-Reel® 1$ 5.65
10$ 5.08
25$ 4.80
100$ 4.16
250$ 3.95
Tape & Reel (TR) 500$ 3.54
1000$ 2.99
2500$ 2.84
LCSCPiece 1$ 7.36
200$ 2.85
500$ 2.75
1000$ 2.70
Texas InstrumentsLARGE T&R 1$ 4.20
100$ 3.42
250$ 2.69
1000$ 2.28

Description

General part information

TL16C550D Series

The TL16C550D and the TL16C550DI are speed and operating voltage upgrades (but functional equivalents) of the TL16C550C asynchronous communications element (ACE), which in turn is a functional upgrade of the TL16C450. Functionally equivalent to the TL16C450 on power up (character or TL16C450 mode), the TL16C550D and the TL16C550DI, like the TL16C550C, can be placed in an alternate FIFO mode. This relieves the CPU of excessive software overhead by buffering received and transmitted characters. The receiver and transmitter FIFOs store up to 16 bytes including three additional bits of error status per byte for the receiver FIFO. In the FIFO mode, there is a selectable autoflow control feature that can significantly reduce software overload and increase system efficiency by automatically controlling serial data flow usingRTSoutput andCTSinput signals.

The TL16C550D and TL16C550DI perform serial-to-parallel conversions on data received from a peripheral device or modem and parallel-to-serial conversion on data received from its CPU. The CPU can read the ACE status at any time. The ACE includes complete modem control capability and a processor interrupt system that can be tailored to minimize software management of the communications link.

Both the TL16C550D and the TL16C550DI ACE include a programmable baud rate generator capable of dividing a reference clock by divisors from 1 to 65535 and producing a 16× reference clock for the internal transmitter logic. Provisions are included to use this 16× clock for the receiver logic. The ACE accommodates up to a 1.5-Mbaud serial rate (24-MHz input clock) so that a bit time is 667 ns and a typical character time is 6.7 ms (start bit, 8 data bits, stop bit).

Documents

Technical documentation and resources