Zenode.ai Logo
Beta
625-PBGA
Integrated Circuits (ICs)

ADSP-TS101SAB1-000

Obsolete
Analog Devices

IC DSP CONTROLLER 6MBIT 625 BGA

Deep-Dive with AI

Search across all available documentation for this part.

DocumentsDatasheet
625-PBGA
Integrated Circuits (ICs)

ADSP-TS101SAB1-000

Obsolete
Analog Devices

IC DSP CONTROLLER 6MBIT 625 BGA

Deep-Dive with AI

DocumentsDatasheet

Technical Specifications

Parameters and characteristics for this part

SpecificationADSP-TS101SAB1-000
Clock Rate250 MHz
InterfaceLink Port, Host Interface, Multi-Processor
Mounting TypeSurface Mount
Non-Volatile MemoryExternal
On-Chip RAM768 kB
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
Package / Case625-BBGA
Supplier Device Package625-PBGA (27x27)
TypeFixed/Floating Point
Voltage - Core1.2 V
Voltage - I/O3.3 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$

Description

General part information

ADSP-TS101S Series

The ADSP-TS101S TigerSHARC®processor is an ultrahigh performance, Static Superscalar™processor optimized for large signal processing tasks and communications infrastructure. The DSP combines very wide memory widths with dual computation blocks—supporting 32- and 40-bit floating-point and 8-, 16-, 32-, and 64-bit fixed-point processing—to set a new standard of performance for digital signal processors. The TigerSHARC processor’s Static Superscalar architecture lets the processor execute up to four instructions each cycle, performing 24 fixed-point (16-bit) operations or six floating-point operations.Three independent 128-bit-wide internal data buses, each connecting to one of the three 2M bit memory banks, enable quad word data, instruction, and I/O accesses and provide 14.4G bytes per second of internal memory bandwidth. Operating at 300 MHz, the ADSP-TS101S processor’s core has a 3.3 ns instruction cycle time. Using its single-instruction, multiple-data (SIMD) features, the ADSP-TS101S can perform 2.4 billion 40-bit MACs or 600 million 80-bit MACs per second. Table 1 and Table 2 in the data sheet show the DSP’s performance benchmarks.

Documents

Technical documentation and resources