Zenode.ai Logo
Beta
625-PBGA
Integrated Circuits (ICs)

ADSP-TS101SAB1Z100

Active
Analog Devices

300 MHZ TIGERSHARC PROCESSOR WITH 6 MBIT ON-CHIP SRAM

Deep-Dive with AI

Search across all available documentation for this part.

625-PBGA
Integrated Circuits (ICs)

ADSP-TS101SAB1Z100

Active
Analog Devices

300 MHZ TIGERSHARC PROCESSOR WITH 6 MBIT ON-CHIP SRAM

Technical Specifications

Parameters and characteristics for this part

SpecificationADSP-TS101SAB1Z100
Clock Rate300 MHz
InterfaceLink Port, Host Interface, Multi-Processor
Mounting TypeSurface Mount
Non-Volatile MemoryExternal
On-Chip RAM768 kB
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
Package / Case625-BBGA
Supplier Device Package625-PBGA (27x27)
TypeFixed/Floating Point
Voltage - Core1.2 V
Voltage - I/O3.3 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$

Description

General part information

ADSP-TS101S Series

The ADSP-TS101S TigerSHARC®processor is an ultrahigh performance, Static Superscalar™processor optimized for large signal processing tasks and communications infrastructure. The DSP combines very wide memory widths with dual computation blocks—supporting 32- and 40-bit floating-point and 8-, 16-, 32-, and 64-bit fixed-point processing—to set a new standard of performance for digital signal processors. The TigerSHARC processor’s Static Superscalar architecture lets the processor execute up to four instructions each cycle, performing 24 fixed-point (16-bit) operations or six floating-point operations.Three independent 128-bit-wide internal data buses, each connecting to one of the three 2M bit memory banks, enable quad word data, instruction, and I/O accesses and provide 14.4G bytes per second of internal memory bandwidth. Operating at 300 MHz, the ADSP-TS101S processor’s core has a 3.3 ns instruction cycle time. Using its single-instruction, multiple-data (SIMD) features, the ADSP-TS101S can perform 2.4 billion 40-bit MACs or 600 million 80-bit MACs per second. Table 1 and Table 2 in the data sheet show the DSP’s performance benchmarks.

Documents

Technical documentation and resources

VisualDSP++®5.0 Getting Started Guide (Rev.3.0)

Software Manual

EE-128: DSP in C++: Calling Assembly Class Member Functions From C++

Application Note

EE-241: SHARC® DSPs to TigerSHARC® Processors Code Porting Guide (Rev.1)

Application Note

VisualDSP++®5.0 Users Guide (Rev.3.0)

Software Manual

EE-175: Emulator and Evaluation Hardware Troubleshooting Guide for VisualDSP++ Users (Rev.14)

Application Note

Summit-ICE PCI Emulator Hardware Installation Guide (Rev.4)

Legacy Emulator Manual

VisualDSP++®5.0 Loader and Utilities Manual (Rev.2.5)

Software Manual

EE-330: Windows Vista Compatibility in VisualDSP++ 5.0 Development Tools (Rev.1)

Application Note

EE-104: Setting Up Streams with the VisualDSP Debugger

Application Note

VisualDSP++®5.0 C/C++ Compiler and Library Manual for TigerSHARC Processors (Rev.4.1)

Software Manual

Apex-ICE USB Emulator Hardware Installation Guide (Rev.6.0)

Legacy Emulator Manual

ADSP-TS101S EZ-KIT Lite®Manual (Rev.2.1)

User Guide

VisualDSP++®5.0 Assembler and Preprocessor Manual (Rev.3.4)

Software Manual

EE-169: Estimating Power For The ADSP-TS101S

Application Note

EE-202: Using the Expert Linker for Multiprocessor LDFs (Rev.3)

Application Note

VisualDSP++®5.0 Kernel (VDK) Users Guide (Rev.3.5)

Software Manual

AN-911: A Detailed Guide to Powering the TigerSHARC Processors (Rev.0)

Application Note

EE-143: Understanding DMA on the ADSP-TS101

Application Note

EE-174: ADSP-TS101S TigerSHARC® Processor Boot Loader Kernels Operation

Application Note

EE-147: Tuning C Source Code for the TigerSHARC® DSP Compiler

Application Note

EE-217: Updating the ADSP-TS101S TigerSHARC® EZ-KIT Lite™ Firmware

Application Note

EE-68: Analog Devices JTAG Emulation Technical Reference (Rev.10)

Application Note

ADSP-TS101S: TigerSHARC Embedded Processor, 300 MHz, 6 Mbits, Data Sheet (Rev.E)

Data Sheet

VisualDSP++®5.0 Licensing Guide (Rev.1.4)

Software Manual

General-Purpose TigerSHARC Processor Product Brief

Product Highlight

VisualDSP++®5.0 Linker and Utilities Manual (Rev.3.5)

Software Manual

EE-110: A Quick Primer on ELF and DWARF File Formats

Application Note

EE-263: Parallel Implementation of Fixed-Point FFTs on TigerSHARC® Processors (Rev.1)

Application Note

ADSP-TS101 TigerSHARC Processor Hardware Reference (Rev.1.1)

Processor Manual

Continuous Real-Time Signal Processing -- Comparing TigerSHARC and PowerPC Via Continuous cFFTs

Technical Articles

EE-178: The ADSP-TS101S TigerSHARC® On-chip SDRAM Controller (Rev.2)

Application Note

EE-261: Understanding Jitter Requirements of PLL-Based Processors (Rev.1)

Application Note

EE-176: Hardware Design Checklist For ADSP-TS101S TigerSHARC® Processors (Rev.3)

Application Note

VisualDSP++®5.0 Product Release Bulletin (Rev.3.0)

Software Manual

EE-167: Introduction to TigerSHARC® Multiprocessor Systems Using VisualDSP++™

Application Note

EE-157: Explaining the Branch Target Buffer on the ADSP-TS101

Application Note

VisualDSP++®5.0 Quick Installation Reference Card (Rev.3.1)

Software Manual

ADSP-TS101 TigerSHARC Processor Programming Reference (Rev.1.1)

Processor Manual

ADSP-TS101S TigerSHARC Anomaly List for Revision(s) 0.2, 0.4 (Rev.L)

Integrated Circuit Anomaly