Zenode.ai Logo
Beta
28-WFQFN, CSP
Integrated Circuits (ICs)

HMC6832ALP5LETR

Obsolete
Analog Devices

LOW NOISE, 2:8 DIFFERENTIAL, FANOUT BUFFER

Deep-Dive with AI

Search across all available documentation for this part.

28-WFQFN, CSP
Integrated Circuits (ICs)

HMC6832ALP5LETR

Obsolete
Analog Devices

LOW NOISE, 2:8 DIFFERENTIAL, FANOUT BUFFER

Technical Specifications

Parameters and characteristics for this part

SpecificationHMC6832ALP5LETR
Differential - Input:Output [custom]True
Differential - Input:Output [custom]True
Frequency - Max [Max]3.5 GHz
Mounting TypeSurface Mount
Number of Circuits1
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
OutputLVPECL, LVDS
Package / Case28-VFQFN Exposed Pad
Ratio - Input:Output [custom]8
Ratio - Input:Output [custom]2
Supplier Device Package28-LFCSP (5x5)
TypeFanout Buffer (Distribution), Multiplexer
Voltage - Supply [Max]3.6 V
Voltage - Supply [Min]2.375 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$

Description

General part information

HMC6832 Series

The HMC6832 is an input selectable, 2:8 differential fanout buffer designed for low noise clock distribution. The IN_SEL control pin selects one of the two differential inputs. This input is then buffered to all eight differential outputs. The low jitter outputs of the HMC6832 lead to synchronized low noise switching of downstream circuits, such as mixers, analog-todigital converters (ADCs)/digital-to-analog converters (DACs), or serializer/deserializer (SERDES) devices. The device is capable of low voltage, positive emitter-coupled logic (LVPECL) or low voltage differential signaling (LVDS) configurations by pulling the CONFIG pin low for LVPECL or high or open (internally pulled high) for pseudo LVDS.Product HighlightsMultiple Output Configurations.The CONFIG pin allows the user to select LVPECL or LVDS output termination.Multiple Supply Voltage Operation.The HMC6832 operates at 2.5 V or 3.3 V for LVPECL terminations (2.5 V only for LVDS).Low Noise.The HMC6832 noise is low, typically from −168 dBc/Hz to −162 dBc/Hz up to 3000 MHz.Low Propagation Delay.The HMC6832 displays a low delay, less than 207 ps, typical. Channel skew is also low, ±5 ps, typical.Low Core Current.The HMC6832 has a low core current of 56 mA, typical.ApplicationsSONET, Fibre Channel, GigE clock distributionADC/DAC clock distributionLow skew and jitter clocksWireless/wired communicationsLevel translationHigh performance instrumentationMedical imagingSingle-ended to differential conversions