
STM32H533CEU6
ActiveHIGH-PERFORMANCE, ARM CORTEX-M33, MCU WITH 512-KBYTE FLASH, 272-KBYTE RAM, 250 MHZ CPU
Deep-Dive with AI
Search across all available documentation for this part.

STM32H533CEU6
ActiveHIGH-PERFORMANCE, ARM CORTEX-M33, MCU WITH 512-KBYTE FLASH, 272-KBYTE RAM, 250 MHZ CPU
Deep-Dive with AI
Technical Specifications
Parameters and characteristics for this part
| Specification | STM32H533CEU6 |
|---|---|
| Connectivity | IrDA, UART/USART, SPI, FIFO, SMBus, I2C, USB, CANbus, LINbus |
| Core Processor | ARM® Cortex®-M33 |
| Core Size | 32-Bit |
| Data Converters | 10, 12 b, 10 b, 2 channels |
| Data Converters | SAR, D/A, A/D |
| Mounting Type | Surface Mount |
| Number of I/O | 35 |
| Operating Temperature [Max] | 85 C |
| Operating Temperature [Min] | -40 ¯C |
| Oscillator Type | External, Internal |
| Package / Case | 48-UFQFN Exposed Pad |
| Peripherals | POR, WDT, PWM, Brown-out Detect/Reset, DMA, I2S |
| Program Memory Size | 512 KB |
| Program Memory Type | FLASH |
| RAM Size | 272 K |
| Speed | 250 MHz |
| Supplier Device Package | 48-UFQFPN (7x7) |
| Voltage - Supply (Vcc/Vdd) [Max] | 3.6 V |
| Voltage - Supply (Vcc/Vdd) [Min] | 1.71 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
Description
General part information
STM32H533CE Series
The STM32H533xx devices are high-performance microcontrollers of the STM32H5 series, based on the high-performance Arm®Cortex®-M33 32-bit RISC core. They operate at a frequency of up to 250 MHz.
The Cortex®-M33 core features a single-precision floating-point unit (FPU), which supports all the Arm®single-precision data-processing instructions and all the data types. This core implements a full set of DSP (digital signal processing) instructions and a memory protection unit (MPU) that enhances the application security.
The devices embed high-speed memories (512 Kbytes of dual bank flash memory and 272 Kbytes of SRAM), a flexible external memory controller (FMC) for devices with packages of 100 pins and more, one OCTOSPI memory interface (at least one Quad-SPI available on all packages), and an extensive range of enhanced I/Os and peripherals connected to three APB buses, three AHB buses, and a 32-bit multi-AHB bus matrix.
Documents
Technical documentation and resources