Zenode.ai Logo
Beta
14-SOIC
Integrated Circuits (ICs)

74ACT11286DR

Unknown
Texas Instruments

IC PARITY GEN/CHKER 9-BIT 14SOIC

Deep-Dive with AI

Search across all available documentation for this part.

14-SOIC
Integrated Circuits (ICs)

74ACT11286DR

Unknown
Texas Instruments

IC PARITY GEN/CHKER 9-BIT 14SOIC

Deep-Dive with AI

Technical Specifications

Parameters and characteristics for this part

Specification74ACT11286DR
Current - Output High, Low [custom]24 mA
Current - Output High, Low [custom]24 mA
Logic TypeParity Generator/Checker
Mounting TypeSurface Mount
Number of Circuits9-Bit
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 C
Package / Case3.9 mm, 0.154 in
Package / Case14-SOIC
Voltage - Supply [Max]5.5 V
Voltage - Supply [Min]4.5 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 3.35
Digi-Reel® 1$ 3.35
N/A 0$ 3.21
17500$ 3.21
Tape & Reel (TR) 2500$ 1.68
5000$ 1.62

Description

General part information

74ACT11286 Series

The 74ACT11286 universal 9-bit parity generator/checker features a local output for parity checking and a bus-driving parity I/O port for parity generation/checking. The word-length capability is easily expanded by cascading.

Thecontrol input is implemented specifically to accommodate cascading. When theis low, the parity tree is disabled and the PARITY ERROR output remains at a high logic level, regardless of the input levels. Whenis high, the parity tree is enabled. PARITY ERROR indicates a parity error when either an even number of inputs (A through I) are high and PARITY I/O is forced to a low logic level, or when an odd number of inputs are high and PARITY I/O is forced to a high logic level.

The I/O control circuitry is designed so that the I/O port remains in the high-impedance state during power up or power down, to prevent bus glitches.

Documents

Technical documentation and resources

No documents available