
SN74HCS595QPWRQ1
ActiveSHIFT REGISTER SINGLE 8-BIT SERIAL TO SERIAL/PARALLEL 16-PIN TSSOP T/R AUTOMOTIVE AEC-Q100
Deep-Dive with AI
Search across all available documentation for this part.

SN74HCS595QPWRQ1
ActiveSHIFT REGISTER SINGLE 8-BIT SERIAL TO SERIAL/PARALLEL 16-PIN TSSOP T/R AUTOMOTIVE AEC-Q100
Technical Specifications
Parameters and characteristics for this part
| Specification | SN74HCS595QPWRQ1 |
|---|---|
| Function | Serial to Parallel |
| Grade | Automotive |
| Logic Type | Shift Register |
| Mounting Type | Surface Mount |
| Number of Bits per Element | 8 |
| Number of Elements | 1 |
| Operating Temperature [Max] | 125 °C |
| Operating Temperature [Min] | -40 °C |
| Output Type | Tri-State |
| Package / Case | 16-TSSOP |
| Package / Case [x] | 0.173 in |
| Package / Case [y] | 4.4 mm |
| Qualification | AEC-Q100 |
| Supplier Device Package | 16-TSSOP |
| Voltage - Supply [Max] | 6 V |
| Voltage - Supply [Min] | 2 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
| Distributor | Package | Quantity | $ | |
|---|---|---|---|---|
| Digikey | Cut Tape (CT) | 1 | $ 1.03 | |
| 10 | $ 0.64 | |||
| 25 | $ 0.54 | |||
| 100 | $ 0.42 | |||
| 250 | $ 0.36 | |||
| 500 | $ 0.33 | |||
| 1000 | $ 0.30 | |||
| Digi-Reel® | 1 | $ 1.03 | ||
| 10 | $ 0.64 | |||
| 25 | $ 0.54 | |||
| 100 | $ 0.42 | |||
| 250 | $ 0.36 | |||
| 500 | $ 0.33 | |||
| 1000 | $ 0.30 | |||
| Tape & Reel (TR) | 2000 | $ 0.27 | ||
| 4000 | $ 0.25 | |||
| 6000 | $ 0.24 | |||
| 10000 | $ 0.23 | |||
| 14000 | $ 0.23 | |||
| 20000 | $ 0.22 | |||
| Texas Instruments | LARGE T&R | 1 | $ 0.46 | |
| 100 | $ 0.31 | |||
| 250 | $ 0.24 | |||
| 1000 | $ 0.16 | |||
Description
General part information
SN74HCS595-Q1 Series
The SN74HCS595-Q1 device contains an 8-bit, serial-in, parallel-out shift register that feeds an 8-bit D-type storage register. All inputs include Schmitt-trigger architecture, eliminating any erroneous data outputs due to slow-edged or noisy input signals. The storage register has parallel 3-state outputs. Separate clocks are provided for both the shift and storage register. The shift register has a direct overriding clear (SRCLR) input, serial (SER) input, and a serial output (QH’) for cascading. When the output-enable (OE) input is high, the storage register outputs are in a high-impedance state. Internal register data and serial output (QH’) are not impacted by the operation of theOEinput.
The SN74HCS595-Q1 device contains an 8-bit, serial-in, parallel-out shift register that feeds an 8-bit D-type storage register. All inputs include Schmitt-trigger architecture, eliminating any erroneous data outputs due to slow-edged or noisy input signals. The storage register has parallel 3-state outputs. Separate clocks are provided for both the shift and storage register. The shift register has a direct overriding clear (SRCLR) input, serial (SER) input, and a serial output (QH’) for cascading. When the output-enable (OE) input is high, the storage register outputs are in a high-impedance state. Internal register data and serial output (QH’) are not impacted by the operation of theOEinput.
Documents
Technical documentation and resources