
CDCLVP1102EVM
ActiveEVALUATION MODULE FOR CDCLVP1102
Deep-Dive with AI
Search across all available documentation for this part.

CDCLVP1102EVM
ActiveEVALUATION MODULE FOR CDCLVP1102
Deep-Dive with AI
Technical Specifications
Parameters and characteristics for this part
| Specification | CDCLVP1102EVM |
|---|---|
| Embedded | False |
| Function | Clock Buffer, Translator, Driver, Receiver |
| Supplied Contents | Board(s) |
| Type | Timing |
| Utilized IC / Part | CDCLVP1102 |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
| Distributor | Package | Quantity | $ | |
|---|---|---|---|---|
| Digikey | Box | 1 | $ 178.80 | |
Description
General part information
CDCLVP1102 Series
The CDCLVP1102 is a highly versatile, low additive jitter buffer that can generate two copies of LVPECL clock outputs from one LVPECL, LVDS, or LVCMOS input for a variety of communication applications. It has a maximum clock frequency up to 2 GHz. The overall additive jitter performance is less than 0.1 ps, RMS from 10 kHz to 20 MHz, and overall output skew is as low as 10 ps, making the device a perfect choice for use in demanding applications.
The CDCLVP1102 clock buffer distributes a single clock input (IN) to two pairs of differential LVPECL clock outputs (OUT0, OUT1) with minimum skew for clock distribution. The inputs can be LVPECL, LVDS, or LVCMOS/LVTTL.
The CDCLVP1102 is specifically designed for driving 50-Ω transmission lines. When driving the inputs in single-ended mode, the LVPECL bias voltage (VAC_REF) should be applied to the unused negative input pin. However, for high-speed performance up to 2 GHz, differential mode is strongly recommended.
Documents
Technical documentation and resources