Zenode.ai Logo
Beta
Texas Instruments-SN74HC32NSRG4 Logic Gates OR Gate 4-Element 2-IN CMOS 14-Pin SOP T/R
Integrated Circuits (ICs)

CD4541BNSRG4

Unknown
Texas Instruments

PROGRAMMABLE TIMER SINGLE 14-PIN SOP T/R

Deep-Dive with AI

Search across all available documentation for this part.

Texas Instruments-SN74HC32NSRG4 Logic Gates OR Gate 4-Element 2-IN CMOS 14-Pin SOP T/R
Integrated Circuits (ICs)

CD4541BNSRG4

Unknown
Texas Instruments

PROGRAMMABLE TIMER SINGLE 14-PIN SOP T/R

Deep-Dive with AI

Technical Specifications

Parameters and characteristics for this part

SpecificationCD4541BNSRG4
Count65536
Frequency100 kHz
Mounting TypeSurface Mount
Operating Temperature [Max]125 °C
Operating Temperature [Min]-55 °C
Package / Case14-SOIC
Package / Case [x]0.209 "
Package / Case [y]5.3 mm
Supplier Device Package14-SO
TypeProgrammable Timer
Voltage - Supply [Max]20 V
Voltage - Supply [Min]3 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTape & Reel (TR) 2000$ 0.35
6000$ 0.33
10000$ 0.32

Description

General part information

CD4541B Series

CD4541B programmable timer consists of a 16-stage binary counter, an oscillator that is controlled by external R-C components (2 resistors and a capacitor), an automatic power-on reset circuit, and output control logic. The counter increments on positive-edge clock transitions and can also be reset via the MASTER RESET input.

The output from this timer is the Q or Q\ output from the 8th, 10th, 13th, or 16th counter stage. The desired stage is chosen using time-select inputs A and B (see Frequency Select Table).

The output is available in either of two modes selectable via the MODE input, pin 10 (see Truth Table). When this MODE input is a logic "1", the output will be a continuous square wave having a frequency equal to the oscillator frequency divided by 2N. With the MODE input set to logic "0" and after a MASTER RESET is initiated, the output (assuming Q output has been selected) changes from a low to a high state after 2N-1counts and remains in that state until another MASTER RESET pulse is applied or the MODE input is set to a logic "1".

Documents

Technical documentation and resources

No documents available