Zenode.ai Logo
Beta
64-QFN
Integrated Circuits (ICs)

AD9680BCPZRL7-500

Active
Analog Devices

14-BIT, 1.25 GSPS/1 GSPS/820 MSPS/500 MSPS JESD204B, DUAL ANALOG-TO-DIGITAL CONVERTER

64-QFN
Integrated Circuits (ICs)

AD9680BCPZRL7-500

Active
Analog Devices

14-BIT, 1.25 GSPS/1 GSPS/820 MSPS/500 MSPS JESD204B, DUAL ANALOG-TO-DIGITAL CONVERTER

Technical Specifications

Parameters and characteristics for this part

SpecificationAD9680BCPZRL7-500
ArchitecturePipelined
ConfigurationS/H-ADC
Data InterfaceJESD204B
FeaturesSimultaneous Sampling
Input TypeDifferential
Mounting TypeSurface Mount
Number of A/D Converters2
Number of Bits14
Number of Inputs2
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
Package / Case64-WFQFN Exposed Pad, CSP
Ratio - S/H:ADC1:1
Reference TypeExternal, Internal
Sampling Rate (Per Second)500 M
Supplier Device Package64-LFCSP (9x9)
Voltage - Supply, Digital [Max]1.28 V
Voltage - Supply, Digital [Min]1.22 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTape & Reel (TR) 750$ 470.35

Description

General part information

AD9680 Series

The AD9680 is a dual, 14-bit, 1.25 GSPS/1 GSPS/820 MSPS/500 MSPS analog-to-digital converter (ADC). The device has an on-chip buffer and sample-and-hold circuit designed for low power, small size, and ease of use. This device is designed for sampling wide bandwidth analog signals of up to 2 GHz. The AD9680 is optimized for wide input bandwidth, high sampling rate, excellent linearity, and low power in a small package.The dual ADC cores feature a multistage, differential pipelined architecture with integrated output error correction logic. Each ADC features wide bandwidth inputs supporting a variety of user-selectable input ranges. An integrated voltage reference eases design considerations.The analog input and clock signals are differential inputs. Each ADC data output is internally connected to two digital down-converters (DDCs). Each DDC consists of up to five cascaded signal processing stages: a 12-bit frequency translator (NCO), and four half-band decimation filters. The DDCs are bypassed by default.In addition to the DDC blocks, the AD9680 has several functions that simplify the automatic gain control (AGC) function in the communications receiver. The programmable threshold detector allows monitoring of the incoming signal power using the fast detect output bits of the ADC. If the input signal level exceeds the programmable threshold, the fast detect indicator goes high. Because this threshold indicator has low latency, the user can quickly turn down the system gain to avoid an overrange condition at the ADC input.Users can configure the Subclass 1 JESD204B-based high speed serialized output in a variety of one-, two-, or four-lane configurations, depending on the DDC configuration and the acceptable lane rate of the receiving logic device. Multiple device synchronization is supported through the SYSREF± and SYNCINB± input pins.The AD9680 has flexible power-down options that allow significant power savings when desired. All of these features can be programmed using a 1.8 V to 3.3 V capable, 3-wire SPI.The AD9680 is available in a Pb-free, 64-lead LFCSP and is specified over the −40°C to +85°C industrial temperature range. This product is protected by a U.S. patent.PRODUCT HIGHLIGHTSWide full power bandwidth supports IF sampling of signals up to 2 GHz.Buffered inputs with programmable input termination eases filter design and implementation.Four integrated wideband decimation filters and numerically controlled oscillator (NCO) blocks supporting multiband receivers.Flexible serial port interface (SPI) controls various product features and functions to meet specific system requirements.Programmable fast overrange detection.9 mm × 9 mm, 64-lead LFCSP.APPLICATIONSCommunicationsDiversity multiband, multimode digital receivers3G/4G, TD-SCDMA, W-CDMA, GSM, LTEGeneral-purpose software radiosUltrawideband satellite receiversInstrumentationRadarsSignals intelligence (SIGINT)DOCSIS 3.0 CMTS upstream receive pathsHFC digital reverse path receivers