Zenode.ai Logo
Beta
14-SSOP Pkg
Integrated Circuits (ICs)

SN74HC74ADBR

Obsolete
Texas Instruments

SETUP FOR IBM ORDERS

Deep-Dive with AI

Search across all available documentation for this part.

14-SSOP Pkg
Integrated Circuits (ICs)

SN74HC74ADBR

Obsolete
Texas Instruments

SETUP FOR IBM ORDERS

Deep-Dive with AI

Technical Specifications

Parameters and characteristics for this part

SpecificationSN74HC74ADBR
Clock Frequency85 MHz
Current - Output High, Low [custom]5.2 mA
Current - Output High, Low [custom]5.2 mA
Current - Quiescent (Iq)4 çA
FunctionReset, Set(Preset)
Input Capacitance3 pF
Max Propagation Delay @ V, Max CL26 ns
Mounting TypeSurface Mount
Number of Bits per Element1
Number of Elements2
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
Output TypeComplementary
Package / Case5.3 mm
Package / Case14-SSOP
Package / Case0.209 "
Supplier Device Package14-SSOP
Trigger TypePositive Edge
TypeD-Type
Voltage - Supply [Max]6 V
Voltage - Supply [Min]2 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyBulk 683$ 0.44

Description

General part information

SN74HC74-EP Series

The SN74HC74 device contains two independent D-type positive edge triggered flip flops. A low level at the preset (PRE) or clear (CLR) inputs sets or resets the outputs, regardless of the levels of the other inputs. WhenPREandCLRare inactive (high), data at the data (D) input meeting the setup time requirements are transferred to the outputs on the positive going edge of the clock (CLK) pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of CLK. Following the hold time interval, data at the D input can be changed without affecting the levels at the outputs.

The SN74HC74 device contains two independent D-type positive edge triggered flip flops. A low level at the preset (PRE) or clear (CLR) inputs sets or resets the outputs, regardless of the levels of the other inputs. WhenPREandCLRare inactive (high), data at the data (D) input meeting the setup time requirements are transferred to the outputs on the positive going edge of the clock (CLK) pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of CLK. Following the hold time interval, data at the D input can be changed without affecting the levels at the outputs.

Documents

Technical documentation and resources

No documents available