Zenode.ai Logo
Beta
No image
Development Boards, Kits, Programmers

AD9528/PCBZ

Active
Analog Devices

EVAL BOARD FOR AD9528

Deep-Dive with AI

Search across all available documentation for this part.

Development Boards, Kits, Programmers

AD9528/PCBZ

Active
Analog Devices

EVAL BOARD FOR AD9528

Deep-Dive with AI

Technical Specifications

Parameters and characteristics for this part

SpecificationAD9528/PCBZ
FunctionClock Generator
Primary Attributes [custom]14-Channel
Secondary AttributesGraphical User Interface (GUI)
Supplied ContentsBoard(s)
TypeTiming
Utilized IC / PartAD9528

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$

Description

General part information

AD9528 Series

The AD9528 is a two-stage PLL with an integrated JESD204B/JESD204C SYSREF generator for multiple device synchronization. The first stage phase-locked loop (PLL) (PLL1) provides input reference conditioning by reducing the jitter present on a system clock. The second stage PLL (PLL2) provides high frequency clocks that achieve low integrated jitter as well as low broadband noise from the clock output drivers. The external VCXO provides the low noise reference required by PLL2 to achieve the restrictive phase noise and jitter requirements necessary to achieve acceptable performance. The on-chip VCO tunes from 3.450 GHz to 4.025 GHz. The integrated SYSREF generator outputs single shot, N-shot, or continuous signals synchronous to the PLL1 and PLL2 outputs to time align multiple devices.The AD9528 generates six outputs (Output 0 to Output 3, Output 12, and Output 13) with a maximum frequency of 1.25 GHz, and eight outputs with a maximum frequency of up to 1 GHz. Each output can be configured to output directly from PLL1, PLL2, or the internal SYSREF generator. Each of the 14 output channels contains a divider with coarse digital phase adjustment and an analog fine phase delay block that allows complete flexibility in timing alignment across all 14 outputs. The AD9528 can also be used as a dual input flexible buffer to distribute 14 device clock and/or SYSREF signals. At power-up, the AD9528 sends the VCXO signal directly to Output 12 and Output 13 to serve as the power-up ready clocks.ApplicationsHigh performance wireless transceiversLTE and multicarrier GSM base stationsWireless and broadband infrastructureMedical instrumentationClocking high speed ADCs, DACs, DDSs, DDCs, DUCs, MxFEs; supports JESD204B/JESD204CLow jitter, low phase noise clock distributionATE and high performance instrumentation