Zenode.ai Logo
Beta
SOP (NS)
Integrated Circuits (ICs)

CD4042BNSR

Active
Texas Instruments

IC QUAD CLOCKED D LATCH 16SO

Deep-Dive with AI

Search across all available documentation for this part.

SOP (NS)
Integrated Circuits (ICs)

CD4042BNSR

Active
Texas Instruments

IC QUAD CLOCKED D LATCH 16SO

Technical Specifications

Parameters and characteristics for this part

SpecificationCD4042BNSR
Circuit1:1
Current - Output High, Low [custom]6.8 mA
Current - Output High, Low [custom]6.8 mA
Independent Circuits4
Logic TypeD-Type Transparent Latch
Mounting TypeSurface Mount
Operating Temperature [Max]125 °C
Operating Temperature [Min]-55 °C
Output TypeDifferential
Package / Case0.209 "
Package / Case16-SOIC
Package / Case5.3 mm
Supplier Device Package16-SO
Voltage - Supply [Max]18 V
Voltage - Supply [Min]3 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 1.10
10$ 0.69
25$ 0.58
100$ 0.45
250$ 0.39
500$ 0.35
1000$ 0.32
Digi-Reel® 1$ 1.10
10$ 0.69
25$ 0.58
100$ 0.45
250$ 0.39
500$ 0.35
1000$ 0.32
Tape & Reel (TR) 2000$ 0.27
4000$ 0.25
6000$ 0.24
10000$ 0.22
14000$ 0.22
20000$ 0.21
50000$ 0.20
Texas InstrumentsLARGE T&R 1$ 0.56
100$ 0.38
250$ 0.29
1000$ 0.20

Description

General part information

CD4042B Series

CD4042B types contain four latch circuits, each strobed by a common clock. Complementary buffered outputs are available from each circuit. The impedance of the n- and p-channel output devices is balanced and all outputs are electrically identical.

Information present at the data input is transferred to outputs Q and Q\ during the CLOCK level which is programmed by the POLARITY input. For POLARITY = 0 the transfer occurs during the 0 CLOCK level and for POLARITY = 1 the transfer occurs during the 1 CLOCK level. The outputs follow the data input providing the CLOCK and POLARITY levels defined above are present. When a CLOCK transition occurs (positive for POLARITY = 0 and negative for POLARITY = 1) the information present at the input during the CLOCK transition is retained at the output until an opposite CLOCK transition occurs.

The CD4042B types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffixes), 16-lead dual-in-line plastic package (E suffix), 16-lead small-outline packages (D, DR, DT, DW, DWR, and NSR suffixes), and 16-lead thin shrink small-outline packages (PW and PWR suffixes).