Zenode.ai Logo
Beta
AD9207

AD9207 Series

12-Bit, 6 GSPS, JESD204B/JESD204C Dual ADC

Manufacturer: Analog Devices

Catalog

12-Bit, 6 GSPS, JESD204B/JESD204C Dual ADC

Key Features

• Flexible reconfigurable common platform designSupports single, dual, and quad band per channelDatapaths and DSP blocks are fully bypassableOn-chip PLL with multichip synchronizationExternal RFCLK input option for off-chip PLL
• Supports single, dual, and quad band per channel
• Datapaths and DSP blocks are fully bypassable
• On-chip PLL with multichip synchronization
• External RFCLK input option for off-chip PLL
• Support clock input frequencies up to 12 GHzMaximum ADC sample rate up to 6 GSPSUseable analog bandwidth to 8 GHz
• Maximum ADC sample rate up to 6 GSPS
• Useable analog bandwidth to 8 GHz
• Maximum data rate up to 6 GSPS using JESD204C
• Noise density: −153 dBFS/Hz
• ADC AC performance at 6 GSPS, input at 2.7 GHz, −1 dBFSFull-scale sine wave input voltage: 1.475 V p-pNoise figure: 25.3 dBHD2: −70 dBFSHD3: −68 dBFSWorst other (excluding HD2 and HD3): −84 dBFS
• Full-scale sine wave input voltage: 1.475 V p-p
• Noise figure: 25.3 dB
• HD2: −70 dBFS
• HD3: −68 dBFS
• Worst other (excluding HD2 and HD3): −84 dBFS
• Versatile digital featuresSelectable decimation filtersConfigurable DDC8 fine complex DDCs and 4 coarse complex DDCs48-bit NCO per DDCOption to bypass fine and coarse DDCProgrammable 192-tap PFIR filter for receive equalization
• Selectable decimation filters
• Configurable DDC8 fine complex DDCs and 4 coarse complex DDCs48-bit NCO per DDCOption to bypass fine and coarse DDC
• 8 fine complex DDCs and 4 coarse complex DDCs
• 48-bit NCO per DDC
• Option to bypass fine and coarse DDC
• Programmable 192-tap PFIR filter for receive equalization
• Supports 4 different profile settings loaded via the GPIOx pins
• Programmable delay per datapathReceive AGC supportFast detect with low latency for fast AGC controlSignal monitor for slow AGC controlDedicated AGC support pins
• Receive AGC supportFast detect with low latency for fast AGC control
• Fast detect with low latency for fast AGC control
• Signal monitor for slow AGC control
• Dedicated AGC support pins
• Auxiliary featuresFast frequency hoppingADC clock driver with selectable divide ratiosOn-chip temperature monitoring unitFlexible GPIOx pins
• Fast frequency hopping
• ADC clock driver with selectable divide ratios
• On-chip temperature monitoring unit
• Flexible GPIOx pins
• SERDES JESD204B/JESD204C interface, 8 lanes up to 24.75 Gbps8 lanes JESD204B/JESD204C transmitter (JTx)JESD204B compliance with the maximum 15.5 GbpsJESD204C compliance with the maximum 24.75 GbpsSupports real or complex digital data (8 bit, 12 bit, 16 bit, or24 bit)
• 8 lanes JESD204B/JESD204C transmitter (JTx)
• JESD204B compliance with the maximum 15.5 Gbps
• JESD204C compliance with the maximum 24.75 Gbps
• Supports real or complex digital data (8 bit, 12 bit, 16 bit, or24 bit)

Description

AI
The AD9207 is a dual, 12-bit, 6 GSPS analog-to-digital converter (ADC). The ADC input features an on-chip wideband buffer with overload protection. This device is designed to support applications capable of direct sampling wideband signals up to 8 GHz. An onchip, low phase noise, phase-locked loop (PLL) clock synthesizer is available to generate the ADC sampling clock, which simplifies the printed circuit board (PCB) distribution of a high frequency clock signal. A clock output buffer is available to transmit the ADC sampling clock to other devices.The dual ADC cores have code error rates (CER) better than 2 × 10−15. Low latency fast detection and signal monitoring are available for automatic gain control (AGC) purposes. A flexible 192-tap programmable finite impulse response filter (PFIR) is available for digital filtering and/or equalization. Programmable integer and fractional delay blocks support compensation for analog delay mismatches.The digital signal processing (DSP) block consists of two coarse digital downconverters (DDCs) and four fine DDCs per ADC pair. Each ADC can operate with one or two main DDC stages in support of multiband applications. The four additional fine DDC stages are available to support up to four bands per ADC. The 48-bit numerically controlled oscillators (NCOs) associated with each DDC support fast frequency hopping (FFH) while maintaining synchronization with up to 16 unique frequency assignments selected via the general-purpose input and output (GPIOx) pins or the serial port interface (SPI).The AD9207 supports one or two JTx links that can be configured for either JESD204B or JESD204C subclass operation, which allows different datapath configurations for each ADC. Multidevice synchronization is supported through the SYSREF± input pins.See the Outline Dimensions section and the Ordering Guide section of the data sheet for more information.APPLICATIONSWireless communications infrastructureMicrowave point to point, E-band, and 5G mmWaveBroadband communications systems, satellite communicationsDOCSIS 3.1 and 4.0 CMTSElectronic warfareElectronic test and measurement systems