
AD4630-24BBCZ
Active2-CHANNEL DUAL ADC SAR 2MSPS 24-BIT SERIAL 64-PIN CSP-BGA TRAY
Deep-Dive with AI
Search across all available documentation for this part.

AD4630-24BBCZ
Active2-CHANNEL DUAL ADC SAR 2MSPS 24-BIT SERIAL 64-PIN CSP-BGA TRAY
Deep-Dive with AI
Technical Specifications
Parameters and characteristics for this part
| Specification | AD4630-24BBCZ |
|---|---|
| Architecture | SAR |
| Configuration | ADC |
| Data Interface | SPI, Serial |
| Features | Simultaneous Sampling |
| Input Type | Differential |
| Mounting Type | Surface Mount |
| Number of A/D Converters | 2 |
| Number of Bits | 24 |
| Number of Inputs | 2 |
| Operating Temperature [Max] | 125 °C |
| Operating Temperature [Min] | -40 °C |
| Package / Case | CSPBGA, 64-FBGA |
| Ratio - S/H:ADC | 0:2 |
| Reference Type | Supply, External |
| Sampling Rate (Per Second) | 2M |
| Supplier Device Package | 64-CSPBGA (7x7) |
| Voltage - Supply, Analog [Max] | 1.89 V, 5.5 V |
| Voltage - Supply, Analog [Min] | 1.71 V, 5.3 V |
| Voltage - Supply, Digital [Max] | 1.89 V, 5.5 V |
| Voltage - Supply, Digital [Min] | 5.3 V, 1.71 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
| Distributor | Package | Quantity | $ | |
|---|---|---|---|---|
| Digikey | Tray | 1 | $ 55.19 | |
| 10 | $ 51.85 | |||
| 25 | $ 50.18 | |||
| 80 | $ 46.50 | |||
Description
General part information
AD4630-24 Series
The AD4630-24/AD4632-24are two-channel, simultaneous sampling, Easy Drive™, 2 MSPS or 500 kSPS successive approximation register (SAR) analog-to-digital converters (ADCs). With a guaranteed maximum ±0.9 ppm INL and no missing codes at 24 bits, the AD4630-24/AD4632-24 achieve unparalleled precision from −40°C to +125°C. Figure 1 in the data sheet shows the functional architecture of the AD4630-24/AD4632-24.A low drift, internal precision reference buffer eases voltage reference sharing with other system circuitry. The AD4630-24/ AD4632-24 offer a typical dynamic range of 106 dB when using a 5 V reference. The low noise floor enables signal chains requiring less gain and lower power. A block averaging filter with programmable decimation ratio can increase dynamic range up to 153 dB. The wide differential input and common-mode ranges allow inputs to use the full voltage reference (±VREF) range without saturating, simplifying signal conditioning requirements and system calibration. The improved settling of the Easy Drive analog inputs broadens the selection of analog front-end components compatible with the AD4630-24/AD4632-24. Both single-ended and differential signals are supported.The versatile Flexi-SPI serial peripheral interface (SPI) eases host processor and ADC integration. A wide data clocking window, multiple SDO lanes, and optional dual data rate (DDR) data clocking can reduce the serial clock to 10 MHz while operating at a sample rate of 2 MSPS or 500 kSPS. Echo clock mode and ADC host clock mode relax the timing requirements and simplify the use of digital isolators.The 64-ball chip scale package ball grid array (CSP_BGA) of the AD4630-24/AD4632-24 integrates all critical power supply and reference bypass capacitors, reducing the footprint and system component count, and lessening sensitivity to board layout.APPLICATIONSAutomatic test equipmentDigital control loopsMedical instrumentationSeismologySemiconductor manufacturingScientific instrumentation
Documents
Technical documentation and resources