
MC100EP139DWG
ActiveCLOCK GENERATOR, 1 GHZ, 4 OUTPUTS, 3 V TO 5.5 V, 20 PINS, WSOIC

MC100EP139DWG
ActiveCLOCK GENERATOR, 1 GHZ, 4 OUTPUTS, 3 V TO 5.5 V, 20 PINS, WSOIC
Technical Specifications
Parameters and characteristics for this part
| Specification | MC100EP139DWG |
|---|---|
| Differential - Input:Output [custom] | True |
| Differential - Input:Output [custom] | True |
| Divider/Multiplier | Yes/No |
| Frequency - Max [Max] | 1 GHz |
| Input | PECL, NECL |
| Mounting Type | Surface Mount |
| Number of Circuits | 1 |
| Operating Temperature [Max] | 85 °C |
| Operating Temperature [Min] | -40 °C |
| Output | ECL |
| Package / Case | 20-SOIC |
| Package / Case [y] | 0.295 in |
| Package / Case [y] | 7.5 mm |
| PLL | False |
| Ratio - Input:Output | 1:4 |
| Supplier Device Package | 20-SOIC |
| Type | Clock Generator |
| Voltage - Supply [Max] | 5.5 V |
| Voltage - Supply [Min] | 3 V |
| Part | Mounting Type | Output | Type | Package / Case | Package / Case [y] | Package / Case [y] | Frequency - Max [Max] | Supplier Device Package | Input | Voltage - Supply [Max] | Voltage - Supply [Min] | Operating Temperature [Max] | Operating Temperature [Min] | Number of Circuits | Ratio - Input:Output | Divider/Multiplier | Differential - Input:Output [custom] | Differential - Input:Output [custom] | PLL | Package / Case [x] |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
ON Semiconductor | Surface Mount | ECL | Clock Generator | 20-SOIC | 0.295 in | 7.5 mm | 1 GHz | 20-SOIC | ECL | 5.5 V | 3 V | 85 °C | -40 °C | |||||||
ON Semiconductor | ||||||||||||||||||||
ON Semiconductor | Surface Mount | ECL | Clock Generator | 20-TSSOP | 4.4 mm | 1 GHz | 20-TSSOP | NECL PECL | 5.5 V | 3 V | 85 °C | -40 °C | 1 | 1:4 | Yes/No | 0.173 in | ||||
ON Semiconductor | Surface Mount | ECL | Clock Generator | 20-SOIC | 0.295 in | 7.5 mm | 1 GHz | 20-SOIC | NECL PECL | 5.5 V | 3 V | 85 °C | -40 °C | 1 | 1:4 | Yes/No | ||||
ON Semiconductor | Surface Mount | ECL | Clock Generator | 20-SOIC | 0.295 in | 7.5 mm | 1 GHz | 20-SOIC | NECL PECL | 5.5 V | 3 V | 85 °C | -40 °C | 1 | 1:4 | Yes/No | ||||
ON Semiconductor | Surface Mount | ECL | Clock Generator | 20-TSSOP | 4.4 mm | 1 GHz | 20-TSSOP | NECL PECL | 5.5 V | 3 V | 85 °C | -40 °C | 1 | 1:4 | Yes/No | 0.173 in | ||||
ON Semiconductor | Surface Mount | ECL | Clock Generator | 20-TSSOP | 4.4 mm | 1 GHz | 20-TSSOP | NECL PECL | 5.5 V | 3 V | 85 °C | -40 °C | 1 | 1:4 | Yes/No | 0.173 in | ||||
ON Semiconductor | Surface Mount | ECL | Clock Generator | 20-TSSOP | 4.4 mm | 1 GHz | 20-TSSOP | NECL PECL | 5.5 V | 3 V | 85 °C | -40 °C | 1 | 1:4 | Yes/No | 0.173 in |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
Description
General part information
MC100EP139 Series
The MC10/100EP139 is a low skew divide by 2/4, divide by 4/5/6 clock generation chip designed explicitly for low skew clock generation applications. The internal dividers are synchronous to each other, therefore, the common output edges are all precisely aligned. The device can be driven by either a differential or single-ended ECL or, if positive power supplies are used, LVPECL input signals. In addition, by using the VBBoutput, a sinusoidal source can be AC coupled into the device. If a single-ended input is to be used, the VBBoutput should be connected to the CLKbar input and bypassed to ground via a 0.01uF capacitor.The common enable (ENbar) is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. The internal enable flip-flop is clocked on the falling edge of the input clock, therefore, all associated specification limits are referenced to the negative edge of the clock input.Upon startup, the internal flip-flops will attain a random state; therefore, for systems which utilize multiple EP139s, the master reset (MR) input must be asserted to ensure synchronization. For systems which only use one EP139, the MR pin need not be exercised as the internal divider design ensures synchronization between the divide by 2/4 and the divide by 4/5/6 outputs of a single device. All VCCand VEEpins must be externally connected to power supply to guarantee proper operation.The 100 Series contains temperature compensation.
Documents
Technical documentation and resources