Zenode.ai Logo
Beta
20-TSSOP
Integrated Circuits (ICs)

MC100EP139DTR2G

Active
ON Semiconductor

CLOCK GENERATOR, 1GHZ, 4 OUTPUTS, 3 V TO 5.5 V, -40 °C TO 85 °C, WTSSOP-20

Deep-Dive with AI

Search across all available documentation for this part.

20-TSSOP
Integrated Circuits (ICs)

MC100EP139DTR2G

Active
ON Semiconductor

CLOCK GENERATOR, 1GHZ, 4 OUTPUTS, 3 V TO 5.5 V, -40 °C TO 85 °C, WTSSOP-20

Deep-Dive with AI

Technical Specifications

Parameters and characteristics for this part

SpecificationMC100EP139DTR2G
Differential - Input:Output [custom]True
Differential - Input:Output [custom]True
Divider/MultiplierYes/No
Frequency - Max [Max]1 GHz
InputPECL, NECL
Mounting TypeSurface Mount
Number of Circuits1
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
OutputECL
Package / Case20-TSSOP
Package / Case [x]0.173 in
Package / Case [y]4.4 mm
PLLFalse
Ratio - Input:Output1:4
Supplier Device Package20-TSSOP
TypeClock Generator
Voltage - Supply [Max]5.5 V
Voltage - Supply [Min]3 V
PartMounting TypeOutputTypePackage / CasePackage / Case [y]Package / Case [y]Frequency - Max [Max]Supplier Device PackageInputVoltage - Supply [Max]Voltage - Supply [Min]Operating Temperature [Max]Operating Temperature [Min]Number of CircuitsRatio - Input:OutputDivider/MultiplierDifferential - Input:Output [custom]Differential - Input:Output [custom]PLLPackage / Case [x]
20-SOIC 0.295
ON Semiconductor
Surface Mount
ECL
Clock Generator
20-SOIC
0.295 in
7.5 mm
1 GHz
20-SOIC
ECL
5.5 V
3 V
85 °C
-40 °C
20-TQFN_485E
ON Semiconductor
20-TSSOP
ON Semiconductor
Surface Mount
ECL
Clock Generator
20-TSSOP
4.4 mm
1 GHz
20-TSSOP
NECL
PECL
5.5 V
3 V
85 °C
-40 °C
1
1:4
Yes/No
0.173 in
NXP MC9S08QE8CWJ
ON Semiconductor
Surface Mount
ECL
Clock Generator
20-SOIC
0.295 in
7.5 mm
1 GHz
20-SOIC
NECL
PECL
5.5 V
3 V
85 °C
-40 °C
1
1:4
Yes/No
20-SOIC 0.295
ON Semiconductor
Surface Mount
ECL
Clock Generator
20-SOIC
0.295 in
7.5 mm
1 GHz
20-SOIC
NECL
PECL
5.5 V
3 V
85 °C
-40 °C
1
1:4
Yes/No
20-TSSOP
ON Semiconductor
Surface Mount
ECL
Clock Generator
20-TSSOP
4.4 mm
1 GHz
20-TSSOP
NECL
PECL
5.5 V
3 V
85 °C
-40 °C
1
1:4
Yes/No
0.173 in
20-TSSOP
ON Semiconductor
Surface Mount
ECL
Clock Generator
20-TSSOP
4.4 mm
1 GHz
20-TSSOP
NECL
PECL
5.5 V
3 V
85 °C
-40 °C
1
1:4
Yes/No
0.173 in
RENESAS X9241AWVIZ
ON Semiconductor
Surface Mount
ECL
Clock Generator
20-TSSOP
4.4 mm
1 GHz
20-TSSOP
NECL
PECL
5.5 V
3 V
85 °C
-40 °C
1
1:4
Yes/No
0.173 in

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 20.19
10$ 18.55
25$ 17.79
100$ 15.67
250$ 14.90
500$ 13.94
Digi-Reel® 1$ 20.19
10$ 18.55
25$ 17.79
100$ 15.67
250$ 14.90
500$ 13.94
Tape & Reel (TR) 2500$ 12.31
NewarkEach (Supplied on Full Reel) 1200$ 11.33

Description

General part information

MC100EP139 Series

The MC10/100EP139 is a low skew divide by 2/4, divide by 4/5/6 clock generation chip designed explicitly for low skew clock generation applications. The internal dividers are synchronous to each other, therefore, the common output edges are all precisely aligned. The device can be driven by either a differential or single-ended ECL or, if positive power supplies are used, LVPECL input signals. In addition, by using the VBBoutput, a sinusoidal source can be AC coupled into the device. If a single-ended input is to be used, the VBBoutput should be connected to the CLKbar input and bypassed to ground via a 0.01uF capacitor.The common enable (ENbar) is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. The internal enable flip-flop is clocked on the falling edge of the input clock, therefore, all associated specification limits are referenced to the negative edge of the clock input.Upon startup, the internal flip-flops will attain a random state; therefore, for systems which utilize multiple EP139s, the master reset (MR) input must be asserted to ensure synchronization. For systems which only use one EP139, the MR pin need not be exercised as the internal divider design ensures synchronization between the divide by 2/4 and the divide by 4/5/6 outputs of a single device. All VCCand VEEpins must be externally connected to power supply to guarantee proper operation.The 100 Series contains temperature compensation.