Zenode.ai Logo
Beta
72-LFCSP-VQ
Integrated Circuits (ICs)

AD9523-1BCPZ-REEL7

Active
Analog Devices

LOW JITTER CLOCK GENERATOR WITH 14 LVPECL/LVDS/HSTL/29 LVCMOS OUTPUTS

Deep-Dive with AI

Search across all available documentation for this part.

72-LFCSP-VQ
Integrated Circuits (ICs)

AD9523-1BCPZ-REEL7

Active
Analog Devices

LOW JITTER CLOCK GENERATOR WITH 14 LVPECL/LVDS/HSTL/29 LVCMOS OUTPUTS

Technical Specifications

Parameters and characteristics for this part

SpecificationAD9523-1BCPZ-REEL7
Differential - Input:Output [custom]True
Differential - Input:Output [custom]True
Frequency - Max [Max]1 GHz
InputCMOS
Mounting TypeSurface Mount
Number of Circuits1
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
OutputLVCMOS, LVPECL, LVDS, HSTL
Package / Case72-VFQFN Exposed Pad, CSP
PLLTrue
Ratio - Input:Output [custom]14
Ratio - Input:Output [custom]2
Supplier Device Package72-LFCSP-VQ (10x10)
Voltage - Supply [Max]3.465 V
Voltage - Supply [Min]1.768 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTape & Reel (TR) 400$ 14.97

Description

General part information

AD9523-1 Series

The AD9523-1 provides a low power, multi-output, clock distribution function with low jitter performance, along with an on-chip PLL and VCO with two VCO dividers. The on-chip VCO tunes from 2.94 GHz to 3.1 GHz.The AD9523-1 is designed to support the clock requirements for long term evolution (LTE) and multicarrier GSM base station designs. It relies on an external VCXO to provide the reference jitter cleanup to achieve the restrictive low phase noise requirements necessary for acceptable data converter SNR performance.The input receivers, oscillator, and zero delay receiver provide both single-ended and differential operation. When connected to a recovered system reference clock and a VCXO, the device generates 14 low noise outputs with a range of 1 MHz to 1 GHz, and one dedicated buffered output from the input PLL (PLL1). The frequency and phase of one clock output relative to another clock output can be varied by means of a divider phase select function that serves as a jitter-free, coarse timing adjustment in increments that are equal to half the period of the signal coming out of the VCO.An in-package EEPROM can be programmed through the serial interface to store user-defined register settings for power-up and chip reset.APPLICATIONSLTE and multicarrier GSM base stationsWireless and broadband infrastructureMedical instrumentationClocking high speed ADCs, DACs, DDSs, DDCs, DUCs, MxFEsLow jitter, low phase noise clock distributionClock generation and translation for SONET, 10Ge, 10G FC, and other 10 Gbps protocolsForward error correction (G.710)High performance wireless transceiversATE and high performance instrumentation