Zenode.ai Logo
Beta
48-TSSOP
Integrated Circuits (ICs)

SN65LVDS95DGGR

Active
Texas Instruments

IC LVDS SERDES TX 48-TSSOP

Deep-Dive with AI

Search across all available documentation for this part.

48-TSSOP
Integrated Circuits (ICs)

SN65LVDS95DGGR

Active
Texas Instruments

IC LVDS SERDES TX 48-TSSOP

Technical Specifications

Parameters and characteristics for this part

SpecificationSN65LVDS95DGGR
Data Rate1.428 Gbps
FunctionSerializer
Input TypeLVDS
Mounting TypeSurface Mount
Number of Inputs21
Number of Outputs3
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
Output TypeLVTTL
Package / Case48-TFSOP
Package / Case0.24 in
Package / Case [custom]6.1 mm
Supplier Device Package48-TSSOP
Voltage - Supply [Max]3.6 V
Voltage - Supply [Min]3 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTape & Reel (TR) 2000$ 4.79
Texas InstrumentsLARGE T&R 1$ 6.72
100$ 5.47
250$ 4.30
1000$ 3.65

Description

General part information

SN65LVDS95-Q1 Series

The SN65LVDS95 LVDS serdes (serializer/deserializer) transmitter contains three 7-bit parallel-load serial-out shift registers, a 7× clock synthesizer, and four low-voltage differential signaling (LVDS) line drivers in a single integrated circuit. These functions allow 21 bits of single-ended LVTTL data to be synchronously transmitted over 4 balanced-pair conductors for receipt by a compatible receiver, such as the SN65LVDS96.

When transmitting, data bits D0 through D20 are each loaded into registers of the SN65LVDS95 on the rising edge of the input clock signal (CLKIN). The frequency of CLKIN is multiplied seven times and then used to serially unload the data registers in 7-bit slices. The three serial streams and a phase-locked clock (CLKOUT) are then output to LVDS output drivers. The frequency of CLKOUT is the same as the input clock, CLKIN.

The SN65LVDS95 requires no external components and little or no control. The data bus appears the same at the input to the transmitter and output of the receiver with data transmission transparent to the user(s). The only user intervention is the possible use of the shutdown/clear (SHTDN) active-low input to inhibit the clock and shut off the LVDS output drivers for lower power consumption. A low level on this signal clears all internal registers to a low level.