Zenode.ai Logo
Beta
SOIC (D)
Integrated Circuits (ICs)

CD4012BM

Obsolete
Texas Instruments

NAND GATE 2-ELEMENT 4-IN CMOS 14-PIN SOIC TUBE

SOIC (D)
Integrated Circuits (ICs)

CD4012BM

Obsolete
Texas Instruments

NAND GATE 2-ELEMENT 4-IN CMOS 14-PIN SOIC TUBE

Technical Specifications

Parameters and characteristics for this part

SpecificationCD4012BM
Current - Output High, Low [custom]3.4 mA
Current - Output High, Low [custom]3.4 mA
Current - Quiescent (Max) [Max]1 çA
Input Logic Level - High [Max]11 V
Input Logic Level - High [Min]3.5 V
Input Logic Level - Low [Max]4 V
Input Logic Level - Low [Min]1.5 V
Logic TypeNAND Gate
Max Propagation Delay @ V, Max CL90 ns
Mounting TypeSurface Mount
Number of Circuits2
Number of Inputs4
Operating Temperature [Max]125 °C
Operating Temperature [Min]-55 °C
Package / Case14-SOIC
Package / Case [x]0.154 in
Package / Case [y]3.9 mm
Voltage - Supply [Max]18 V
Voltage - Supply [Min]3 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyBulk 529$ 0.57
Tube 1$ 1.31
10$ 1.17
50$ 1.11
100$ 0.91
250$ 0.85
Texas InstrumentsTUBE 1$ 0.97
100$ 0.75
250$ 0.55
1000$ 0.39

Description

General part information

CD4012B Series

CD4011B, CD4012B, and CD4023B NAND gates provide the system designer with direct implementation of the NAND function and supplement the existing family of CMOS gates. All inputs and outputs are buffered.

The CD4011B, CD4012B, and CD4023B types are supplied in 14-lead hermetic dual-in-line ceramic packages (F3A suffix), 14-lead dual-in-line plastic packages (E suffix), 14-lead small-outline packages (M, MT, M96, and NSR suffixes), and 14-lead thin shrink small-outline packages (PWR suffix). The CD4011B and CD4023B types also are supplied in 14-lead thin shrink small-outline packages (PW suffix).

CD4011B, CD4012B, and CD4023B NAND gates provide the system designer with direct implementation of the NAND function and supplement the existing family of CMOS gates. All inputs and outputs are buffered.