
HMC7044LP10BE
ActiveHIGH PERFORMANCE, 3.2 GHZ, 14-OUTPUT JITTER ATTENUATOR WITH JESD204B AND JESD204C SUPPORT
Deep-Dive with AI
Search across all available documentation for this part.

HMC7044LP10BE
ActiveHIGH PERFORMANCE, 3.2 GHZ, 14-OUTPUT JITTER ATTENUATOR WITH JESD204B AND JESD204C SUPPORT
Deep-Dive with AI
Technical Specifications
Parameters and characteristics for this part
| Specification | HMC7044LP10BE |
|---|---|
| Differential - Input:Output [custom] | True |
| Differential - Input:Output [custom] | True |
| Divider/Multiplier | Yes/No |
| Frequency - Max [Max] | 3.2 GHz |
| Input | CML, LVPECL, LVDS, CMOS |
| Mounting Type | Surface Mount |
| Number of Circuits | 1 |
| Operating Temperature [Max] | 85 °C |
| Operating Temperature [Min] | -40 °C |
| Output | LVDS, CML, LVPECL |
| Package / Case | 68-VFQFN Exposed Pad, CSP |
| PLL | True |
| Ratio - Input:Output [custom] | 4:14 |
| Supplier Device Package | 68-LFCSP-VQ (10x10) |
| Voltage - Supply [Max] | 3.465 V |
| Voltage - Supply [Min] | 3.135 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
Description
General part information
HMC7044 Series
The HMC7044 is a high performance, dual-loop, integer-N jitter attenuator capable of performing reference selection and generation of ultralow phase noise frequencies for high speed data converters with either parallel or serial (JESD204B type) interfaces. The HMC7044 features two integer mode PLLs and overlapping on-chip VCOs that are SPI-selectable with wide tuning ranges around 2.5 GHz and 3 GHz, respectively. The device is designed to meet the requirements of GSM and LTE base station designs, and offers a wide range of clock management and distribution features to simplify baseband and radio card clock tree designs. The HMC7044 provides 14 low noise and configurable outputs to offer flexibility in interfacing with many different components including data converters, field-programmable gate arrays (FPGAs), and mixer local oscillators (LOs).The DCLK and SYSREF clock outputs of the HMC7044 can be configured to support signaling standards, such as CML, LVDS, LVPECL, and LVCMOS, and different bias settings to offset varying board insertion losses.ApplicationsJESD204B clock generationCellular infrastructure (multicarrier GSM, LTE, W-CDMA)Data converter clockingMicrowave baseband cardsPhase array reference distribution
Documents
Technical documentation and resources