
74LVC163BQ,115
ActiveIC BINARY COUNTER 4-BIT 16DHVQFN
Deep-Dive with AI
Search across all available documentation for this part.

74LVC163BQ,115
ActiveIC BINARY COUNTER 4-BIT 16DHVQFN
Deep-Dive with AI
Technical Specifications
Parameters and characteristics for this part
| Specification | 74LVC163BQ,115 |
|---|---|
| Count Rate | 150 MHz |
| Direction | Up |
| Logic Type | Binary Counter |
| Mounting Type | Surface Mount |
| Number of Bits per Element | 4 |
| Number of Elements | 1 |
| Operating Temperature [Max] | 125 °C |
| Operating Temperature [Min] | -40 °C |
| Package / Case | 16-VFQFN Exposed Pad |
| Reset | Synchronous |
| Supplier Device Package | 16-DHVQFN (2.5x3.5) |
| Timing | Synchronous |
| Trigger Type | Positive Edge |
| Voltage - Supply [Max] | 3.6 V |
| Voltage - Supply [Min] | 1.2 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
| Distributor | Package | Quantity | $ | |
|---|---|---|---|---|
| Digikey | Cut Tape (CT) | 1 | $ 0.78 | |
| 10 | $ 0.56 | |||
| 25 | $ 0.50 | |||
| 100 | $ 0.44 | |||
| 250 | $ 0.41 | |||
| 500 | $ 0.39 | |||
| 1000 | $ 0.39 | |||
| Digi-Reel® | 1 | $ 0.78 | ||
| 10 | $ 0.56 | |||
| 25 | $ 0.50 | |||
| 100 | $ 0.44 | |||
| 250 | $ 0.41 | |||
| 500 | $ 0.39 | |||
| 1000 | $ 0.39 | |||
| Tape & Reel (TR) | 3000 | $ 0.36 | ||
| 6000 | $ 0.35 | |||
| 9000 | $ 0.34 | |||
| 15000 | $ 0.34 | |||
| 21000 | $ 0.34 | |||
Description
General part information
74LVC163PW Series
The 74LVC163 is a synchronous presettable binary counter which features an internal look-ahead carry and can be used for high-speed counting. Synchronous operation is provided by having all flip-flops clocked simultaneously on the positive-going edge of the clock (pin CP). The outputs (pins Q0 to Q3) of the counters may be preset to a HIGH-level or LOW-level. A LOW-level at the parallel enable input (pinPE) disables the counting action and causes the data at the data inputs (pins D0 to D3) to be loaded into the counter on the positive-going edge of the clock (provided that the set-up and hold time requirements for PE are met). Preset takes place regardless of the levels at count enable inputs (pin CEP and CET). A LOW-level at the master reset input (pinMR) sets all four outputs of the flip-flops (pins Q0 to Q3) to LOW-level after the next positive-going transition on the clock input (pin CP) (provided that the set-up and hold time requirements for PE are met). This action occurs regardless of the levels at input pinsPE, CET and CEP. This synchronous reset feature enables the designer to modify the maximum count with only one external NAND gate.
Documents
Technical documentation and resources