Zenode.ai Logo
Beta
16 SOIC
Integrated Circuits (ICs)

74LVC163D,118

Active
Freescale Semiconductor - NXP

COUNTER, PRESETTABLE BINARY, SYNCHRONOUS, 74LVC, 200 MHZ, MAX COUNT 15, 1.65 V TO 3.6 V, 16 PINS, SO… MORE

Deep-Dive with AI

Search across all available documentation for this part.

DocumentsDatasheet
16 SOIC
Integrated Circuits (ICs)

74LVC163D,118

Active
Freescale Semiconductor - NXP

COUNTER, PRESETTABLE BINARY, SYNCHRONOUS, 74LVC, 200 MHZ, MAX COUNT 15, 1.65 V TO 3.6 V, 16 PINS, SO… MORE

Deep-Dive with AI

DocumentsDatasheet

Technical Specifications

Parameters and characteristics for this part

Specification74LVC163D,118
Count Rate150 MHz
DirectionUp
Logic TypeBinary Counter
Mounting TypeSurface Mount
Number of Bits per Element4
Number of Elements1
Operating Temperature [Max]125 °C
Operating Temperature [Min]-40 °C
Package / Case16-SOIC
Package / Case [x]0.154 in
Package / Case [y]3.9 mm
ResetSynchronous
Supplier Device Package16-SO
TimingSynchronous
Trigger TypePositive Edge
Voltage - Supply [Max]3.6 V
Voltage - Supply [Min]1.2 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 0.73
10$ 0.65
25$ 0.61
100$ 0.50
250$ 0.46
500$ 0.39
1000$ 0.31
Digi-Reel® 1$ 0.73
10$ 0.65
25$ 0.61
100$ 0.50
250$ 0.46
500$ 0.39
1000$ 0.31
Tape & Reel (TR) 2500$ 0.23

Description

General part information

74LVC163PW Series

The 74LVC163 is a synchronous presettable binary counter which features an internal look-ahead carry and can be used for high-speed counting. Synchronous operation is provided by having all flip-flops clocked simultaneously on the positive-going edge of the clock (pin CP). The outputs (pins Q0 to Q3) of the counters may be preset to a HIGH-level or LOW-level. A LOW-level at the parallel enable input (pinPE) disables the counting action and causes the data at the data inputs (pins D0 to D3) to be loaded into the counter on the positive-going edge of the clock (provided that the set-up and hold time requirements for PE are met). Preset takes place regardless of the levels at count enable inputs (pin CEP and CET). A LOW-level at the master reset input (pinMR) sets all four outputs of the flip-flops (pins Q0 to Q3) to LOW-level after the next positive-going transition on the clock input (pin CP) (provided that the set-up and hold time requirements for PE are met). This action occurs regardless of the levels at input pinsPE, CET and CEP. This synchronous reset feature enables the designer to modify the maximum count with only one external NAND gate.

Documents

Technical documentation and resources