Zenode.ai Logo
Beta
SOIC (D)
Integrated Circuits (ICs)

CD74ACT112M

Obsolete
Texas Instruments

DUAL NEGATIVE-EDGE TRIGGERED J-K FLIP-FLOPS WITH SET AND RESET

Deep-Dive with AI

Search across all available documentation for this part.

SOIC (D)
Integrated Circuits (ICs)

CD74ACT112M

Obsolete
Texas Instruments

DUAL NEGATIVE-EDGE TRIGGERED J-K FLIP-FLOPS WITH SET AND RESET

Deep-Dive with AI

Technical Specifications

Parameters and characteristics for this part

SpecificationCD74ACT112M
Clock Frequency100 MHz
Current - Output High, Low24 mA
Current - Quiescent (Iq)4 çA
FunctionReset, Set(Preset)
Input Capacitance10 pF
Max Propagation Delay @ V, Max CL10.3 ns
Mounting TypeSurface Mount
Number of Bits per Element1
Number of Elements2
Operating Temperature [Max]125 °C
Operating Temperature [Min]-55 °C
Output TypeComplementary
Package / Case16-SOIC
Package / Case [x]0.154 in
Package / Case [y]3.9 mm
Supplier Device Package16-SOIC
Trigger TypeNegative Edge
TypeJK Type
Voltage - Supply [Max]5.5 V
Voltage - Supply [Min]4.5 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTube 1$ 1.23
10$ 1.10
40$ 1.04
120$ 0.85
Texas InstrumentsTUBE 1$ 0.91
100$ 0.70
250$ 0.52
1000$ 0.37

Description

General part information

CD74ACT112 Series

The ’ACT112 devices contain two independent J-K negative-edge-triggered flip-flops. A low level at the preset (PRE)\ or clear (CLR)\ inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE\ and CLR\ are inactive (high), data at the J and K inputs meeting the setup-time requirements is transferred to the outputs on the negative-going edge of the clock pulse (CLK). Clock triggering occurs at a voltage level and is not directly related to the fall time of the clock pulse. Following the hold-time interval, data at the J and K inputs may be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle flip-flops by tying J and K high.

The ’ACT112 devices contain two independent J-K negative-edge-triggered flip-flops. A low level at the preset (PRE)\ or clear (CLR)\ inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE\ and CLR\ are inactive (high), data at the J and K inputs meeting the setup-time requirements is transferred to the outputs on the negative-going edge of the clock pulse (CLK). Clock triggering occurs at a voltage level and is not directly related to the fall time of the clock pulse. Following the hold-time interval, data at the J and K inputs may be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle flip-flops by tying J and K high.

Documents

Technical documentation and resources