Zenode.ai Logo
Beta
72-pin (RRH) package image
Integrated Circuits (ICs)

ADS58J64IRRHR

Active
Texas Instruments

QUAD-CHANNEL, 14-BIT, 1-GSPS TELECOM RECEIVER AND FEEDBACK IC

Deep-Dive with AI

Search across all available documentation for this part.

72-pin (RRH) package image
Integrated Circuits (ICs)

ADS58J64IRRHR

Active
Texas Instruments

QUAD-CHANNEL, 14-BIT, 1-GSPS TELECOM RECEIVER AND FEEDBACK IC

Technical Specifications

Parameters and characteristics for this part

SpecificationADS58J64IRRHR
Data InterfaceJESD204B
Mounting TypeSurface Mount
Number of Channels4
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
Package / Case72-VFQFN Exposed Pad
Resolution (Bits)14 b
Sampling Rate (Per Second)1 G
Supplier Device Package72-VQFN (10x10)
TypeCapacitance-to-Digital Converter
Voltage - Supply [Max]1.2 V, 2 V
Voltage - Supply [Min]1.8 V, 1.1 V
Voltage Supply SourceAnalog and Digital

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTape & Reel (TR) 1500$ 592.90
Texas InstrumentsLARGE T&R 1$ 550.21
100$ 498.04
250$ 483.81
1000$ 474.32

Description

General part information

ADS58J64 Series

The ADS58J64 is a low-power, wide-bandwidth, 14-bit, 1-GSPS, quad-channel, telecom receiver device. The ADS58J64 supports a JESD204B serial interface with data rates up to 10 Gbps with one lane per channel. The buffered analog input provides uniform input impedance across a wide frequency range and minimizes sample-and-hold glitch energy. The ADS58J64 provides excellent spurious-free dynamic range (SFDR) over a large input frequency range with very low power consumption. The digital signal processing block includes complex mixers followed by low-pass filters with decimate-by-2 and -4 options supporting up to a 200-MHz receive bandwidth. The ADS58J64 also supports a 14-bit, 500-MSPS output in burst mode, making the device suitable for a digital pre-distortion (DPD) observation receiver.

The JESD204B interface reduces the number of interface lines, thus allowing high system integration density. An internal phase-locked loop (PLL) multiplies the incoming analog-to-digital converter (ADC) sampling clock to derive the bit clock that is used to serialize the 14-bit data from each channel.

The ADS58J64 is a low-power, wide-bandwidth, 14-bit, 1-GSPS, quad-channel, telecom receiver device. The ADS58J64 supports a JESD204B serial interface with data rates up to 10 Gbps with one lane per channel. The buffered analog input provides uniform input impedance across a wide frequency range and minimizes sample-and-hold glitch energy. The ADS58J64 provides excellent spurious-free dynamic range (SFDR) over a large input frequency range with very low power consumption. The digital signal processing block includes complex mixers followed by low-pass filters with decimate-by-2 and -4 options supporting up to a 200-MHz receive bandwidth. The ADS58J64 also supports a 14-bit, 500-MSPS output in burst mode, making the device suitable for a digital pre-distortion (DPD) observation receiver.